From 89367e794613bdeb21df3e6fc0215f0acd553ef8 Mon Sep 17 00:00:00 2001 From: Kito Cheng Date: Fri, 21 Oct 2022 17:37:01 +0800 Subject: RISC-V: Handle vlenb correctly in unwinding gcc/ChangeLog: * config/riscv/riscv.h (RISCV_DWARF_VLENB): New. (DWARF_FRAME_REGISTERS): New. (DWARF_REG_TO_UNWIND_COLUMN): New. libgcc/ChangeLog: * config.host (riscv*-*-*): Add config/riscv/value-unwind.h. * config/riscv/value-unwind.h: New. --- libgcc/config.host | 3 +++ libgcc/config/riscv/value-unwind.h | 39 ++++++++++++++++++++++++++++++++++++++ 2 files changed, 42 insertions(+) create mode 100644 libgcc/config/riscv/value-unwind.h (limited to 'libgcc') diff --git a/libgcc/config.host b/libgcc/config.host index 70d47e0..b9975de 100644 --- a/libgcc/config.host +++ b/libgcc/config.host @@ -1559,6 +1559,9 @@ aarch64*-*-*) # ILP32 needs an extra header for unwinding tm_file="${tm_file} aarch64/value-unwind.h" ;; +riscv*-*-*) + tm_file="${tm_file} riscv/value-unwind.h" + ;; esac # Setup to build a shared libgcc for VxWorks when that was requested, diff --git a/libgcc/config/riscv/value-unwind.h b/libgcc/config/riscv/value-unwind.h new file mode 100644 index 0000000..d7efdc1 --- /dev/null +++ b/libgcc/config/riscv/value-unwind.h @@ -0,0 +1,39 @@ +/* Store register values as _Unwind_Word type in DWARF2 EH unwind context. + Copyright (C) 2023 Free Software Foundation, Inc. + + This file is part of GCC. + + GCC is free software; you can redistribute it and/or modify it + under the terms of the GNU General Public License as published + by the Free Software Foundation; either version 3, or (at your + option) any later version. + + GCC is distributed in the hope that it will be useful, but WITHOUT + ANY WARRANTY; without even the implied warranty of MERCHANTABILITY + or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public + License for more details. + + Under Section 7 of GPL version 3, you are granted additional + permissions described in the GCC Runtime Library Exception, version + 3.1, as published by the Free Software Foundation. + + You should have received a copy of the GNU General Public License and + a copy of the GCC Runtime Library Exception along with this program; + see the files COPYING3 and COPYING.RUNTIME respectively. If not, see + . */ + +/* Return the value of the VLENB register. This should only be + called if we know this is an vector extension enabled RISC-V host. */ +static inline long +riscv_vlenb (void) +{ + register long vlenb asm ("a0"); + /* 0xc2202573 == csrr a0, 0xc22 */ + asm (".insn 0xc2202573" : "=r"(vlenb)); + return vlenb; +} + +/* Lazily provide a value for VLENB, so that we don't try to execute RVV + instructions unless we know they're needed. */ +#define DWARF_LAZY_REGISTER_VALUE(REGNO, VALUE) \ + ((REGNO) == RISCV_DWARF_VLENB && ((*VALUE) = riscv_vlenb (), 1)) -- cgit v1.1