aboutsummaryrefslogtreecommitdiff
path: root/libgcc
diff options
context:
space:
mode:
authorPan Li <pan2.li@intel.com>2024-04-21 12:34:19 +0800
committerPan Li <pan2.li@intel.com>2024-04-22 09:24:18 +0800
commit338640fbee2977485efb6ff0f1d3c7c8220074ad (patch)
tree35385d454efea8ca94b5a5b98fc68c85ba818ed0 /libgcc
parent1e115dba4fbbb7340b9bcce1b126e6a36e0b9e2b (diff)
downloadgcc-338640fbee2977485efb6ff0f1d3c7c8220074ad.zip
gcc-338640fbee2977485efb6ff0f1d3c7c8220074ad.tar.gz
gcc-338640fbee2977485efb6ff0f1d3c7c8220074ad.tar.bz2
RISC-V: Add xfail test case for highpart register overlap of vx/vf widen
We reverted below patch for register group overlap, add the related insn test and mark it as xfail. And we will remove the xfail after we support the register overlap in GCC-15. a23415d7572 RISC-V: Support highpart register overlap for widen vx/vf instructions The below test suites are passed. * The rv64gcv fully regression test. gcc/testsuite/ChangeLog: * gcc.target/riscv/rvv/base/pr112431-22.c: New test. * gcc.target/riscv/rvv/base/pr112431-23.c: New test. * gcc.target/riscv/rvv/base/pr112431-24.c: New test. * gcc.target/riscv/rvv/base/pr112431-25.c: New test. * gcc.target/riscv/rvv/base/pr112431-26.c: New test. * gcc.target/riscv/rvv/base/pr112431-27.c: New test. Signed-off-by: Pan Li <pan2.li@intel.com>
Diffstat (limited to 'libgcc')
0 files changed, 0 insertions, 0 deletions