diff options
author | Matt Turner <mattst88@gmail.com> | 2012-06-26 14:59:45 +0000 |
---|---|---|
committer | Nick Clifton <nickc@gcc.gnu.org> | 2012-06-26 14:59:45 +0000 |
commit | 703ae70c629650dce1ca4a8383fdabbf422973bb (patch) | |
tree | a67a4f5f6634218e6b1f91b4018f1ad0e37aa91a /gcc | |
parent | 72e732f89d05c0768caf759a8aa3ea6f7a2bba22 (diff) | |
download | gcc-703ae70c629650dce1ca4a8383fdabbf422973bb.zip gcc-703ae70c629650dce1ca4a8383fdabbf422973bb.tar.gz gcc-703ae70c629650dce1ca4a8383fdabbf422973bb.tar.bz2 |
re PR target/35294 (iwmmxt intrinsics, internal compiler error)
* doc/extend.texi (__builtin_arm_tinsrb): Add missing second
parameter.
(__builtin_arm_tinsrh): Likewise.
(__builtin_arm_tinsrw): Likewise.
(__builtin_arm_wsadb): Add missing v2si parameter.
(__builtin_arm_wsadh): Likewise.
(__builtin_arm_getwcx): Delete.
(__builtin_arm_setwcx): Delete.
(__builtin_arm_getwcgr0): Add.
(__builtin_arm_getwcgr1): Add.
(__builtin_arm_getwcgr2): Add.
(__builtin_arm_getwcgr3): Add.
(__builtin_arm_setwcgr0): Add.
(__builtin_arm_setwcgr1): Add.
(__builtin_arm_setwcgr2): Add.
(__builtin_arm_setwcgr3): Add.
PR target/35294
* gcc.target/arm/mmx-2.c: New.
From-SVN: r188988
Diffstat (limited to 'gcc')
-rw-r--r-- | gcc/ChangeLog | 19 | ||||
-rw-r--r-- | gcc/doc/extend.texi | 20 | ||||
-rw-r--r-- | gcc/testsuite/ChangeLog | 5 | ||||
-rw-r--r-- | gcc/testsuite/gcc.target/arm/mmx-2.c | 166 |
4 files changed, 203 insertions, 7 deletions
diff --git a/gcc/ChangeLog b/gcc/ChangeLog index d43c6a8..ffd227c 100644 --- a/gcc/ChangeLog +++ b/gcc/ChangeLog @@ -1,3 +1,22 @@ +2012-06-26 Matt Turner <mattst88@gmail.com> + + * doc/extend.texi (__builtin_arm_tinsrb): Add missing second + parameter. + (__builtin_arm_tinsrh): Likewise. + (__builtin_arm_tinsrw): Likewise. + (__builtin_arm_wsadb): Add missing v2si parameter. + (__builtin_arm_wsadh): Likewise. + (__builtin_arm_getwcx): Delete. + (__builtin_arm_setwcx): Delete. + (__builtin_arm_getwcgr0): Add. + (__builtin_arm_getwcgr1): Add. + (__builtin_arm_getwcgr2): Add. + (__builtin_arm_getwcgr3): Add. + (__builtin_arm_setwcgr0): Add. + (__builtin_arm_setwcgr1): Add. + (__builtin_arm_setwcgr2): Add. + (__builtin_arm_setwcgr3): Add. + 2012-06-26 Richard Guenther <rguenther@suse.de> Revert diff --git a/gcc/doc/extend.texi b/gcc/doc/extend.texi index a60d6da..91e7385 100644 --- a/gcc/doc/extend.texi +++ b/gcc/doc/extend.texi @@ -8714,17 +8714,23 @@ typedef int v2si __attribute__ ((vector_size (8))); typedef short v4hi __attribute__ ((vector_size (8))); typedef char v8qi __attribute__ ((vector_size (8))); -int __builtin_arm_getwcx (int) -void __builtin_arm_setwcx (int, int) +int __builtin_arm_getwcgr0 (void) +void __builtin_arm_setwcgr0 (int) +int __builtin_arm_getwcgr1 (void) +void __builtin_arm_setwcgr1 (int) +int __builtin_arm_getwcgr2 (void) +void __builtin_arm_setwcgr2 (int) +int __builtin_arm_getwcgr3 (void) +void __builtin_arm_setwcgr3 (int) int __builtin_arm_textrmsb (v8qi, int) int __builtin_arm_textrmsh (v4hi, int) int __builtin_arm_textrmsw (v2si, int) int __builtin_arm_textrmub (v8qi, int) int __builtin_arm_textrmuh (v4hi, int) int __builtin_arm_textrmuw (v2si, int) -v8qi __builtin_arm_tinsrb (v8qi, int) -v4hi __builtin_arm_tinsrh (v4hi, int) -v2si __builtin_arm_tinsrw (v2si, int) +v8qi __builtin_arm_tinsrb (v8qi, int, int) +v4hi __builtin_arm_tinsrh (v4hi, int, int) +v2si __builtin_arm_tinsrw (v2si, int, int) long long __builtin_arm_tmia (long long, int, int) long long __builtin_arm_tmiabb (long long, int, int) long long __builtin_arm_tmiabt (long long, int, int) @@ -8796,9 +8802,9 @@ v4hi __builtin_arm_wrorh (v4hi, long long) v4hi __builtin_arm_wrorhi (v4hi, int) v2si __builtin_arm_wrorw (v2si, long long) v2si __builtin_arm_wrorwi (v2si, int) -v2si __builtin_arm_wsadb (v8qi, v8qi) +v2si __builtin_arm_wsadb (v2si, v8qi, v8qi) v2si __builtin_arm_wsadbz (v8qi, v8qi) -v2si __builtin_arm_wsadh (v4hi, v4hi) +v2si __builtin_arm_wsadh (v2si, v4hi, v4hi) v2si __builtin_arm_wsadhz (v4hi, v4hi) v4hi __builtin_arm_wshufh (v4hi, int) long long __builtin_arm_wslld (long long, long long) diff --git a/gcc/testsuite/ChangeLog b/gcc/testsuite/ChangeLog index ea8a183..a0adc7c 100644 --- a/gcc/testsuite/ChangeLog +++ b/gcc/testsuite/ChangeLog @@ -1,3 +1,8 @@ +2012-06-26 Matt Turner <mattst88@gmail.com> + + PR target/35294 + * gcc.target/arm/mmx-2.c: New. + 2012-06-26 Richard Guenther <rguenther@suse.de> PR c++/53752 diff --git a/gcc/testsuite/gcc.target/arm/mmx-2.c b/gcc/testsuite/gcc.target/arm/mmx-2.c new file mode 100644 index 0000000..d840979 --- /dev/null +++ b/gcc/testsuite/gcc.target/arm/mmx-2.c @@ -0,0 +1,166 @@ +/* { dg-do compile } */ +/* { dg-skip-if "Test is specific to the iWMMXt" { arm*-*-* } { "-mcpu=*" } { "-mcpu=iwmmxt" } } */ +/* { dg-skip-if "Test is specific to the iWMMXt" { arm*-*-* } { "-mabi=*" } { "-mabi=iwmmxt" } } */ +/* { dg-skip-if "Test is specific to the iWMMXt" { arm*-*-* } { "-march=*" } { "-march=iwmmxt" } } */ +/* { dg-skip-if "Test is specific to ARM mode" { arm*-*-* } { "-mthumb" } { "" } } */ +/* { dg-require-effective-target arm32 } */ +/* { dg-require-effective-target arm_iwmmxt_ok } */ +/* { dg-options "-flax-vector-conversions -std=gnu99" } */ + +/* Internal data types for implementing the intrinsics. */ +typedef int __v2si __attribute__ ((vector_size (8))); +typedef short __v4hi __attribute__ ((vector_size (8))); +typedef signed char __v8qi __attribute__ ((vector_size (8))); + +void +foo(void) +{ + volatile int isink; + volatile long long llsink; + volatile __v8qi v8sink; + volatile __v4hi v4sink; + volatile __v2si v2sink; + + isink = __builtin_arm_getwcgr0 (); + __builtin_arm_setwcgr0 (isink); + isink = __builtin_arm_getwcgr1 (); + __builtin_arm_setwcgr1 (isink); + isink = __builtin_arm_getwcgr2 (); + __builtin_arm_setwcgr2 (isink); + isink = __builtin_arm_getwcgr3 (); + __builtin_arm_setwcgr3 (isink); + + isink = __builtin_arm_textrmsb (v8sink, 0); + isink = __builtin_arm_textrmsh (v4sink, 0); + isink = __builtin_arm_textrmsw (v2sink, 0); + isink = __builtin_arm_textrmub (v8sink, 0); + isink = __builtin_arm_textrmuh (v4sink, 0); + isink = __builtin_arm_textrmuw (v2sink, 0); + v8sink = __builtin_arm_tinsrb (v8sink, isink, 0); + v4sink = __builtin_arm_tinsrh (v4sink, isink, 0); + v2sink = __builtin_arm_tinsrw (v2sink, isink, 0); + llsink = __builtin_arm_tmia (llsink, isink, isink); + llsink = __builtin_arm_tmiabb (llsink, isink, isink); + llsink = __builtin_arm_tmiabt (llsink, isink, isink); + llsink = __builtin_arm_tmiaph (llsink, isink, isink); + llsink = __builtin_arm_tmiatb (llsink, isink, isink); + llsink = __builtin_arm_tmiatt (llsink, isink, isink); + isink = __builtin_arm_tmovmskb (v8sink); + isink = __builtin_arm_tmovmskh (v4sink); + isink = __builtin_arm_tmovmskw (v2sink); + llsink = __builtin_arm_waccb (v8sink); + llsink = __builtin_arm_wacch (v4sink); + llsink = __builtin_arm_waccw (v2sink); + v8sink = __builtin_arm_waddb (v8sink, v8sink); + v8sink = __builtin_arm_waddbss (v8sink, v8sink); + v8sink = __builtin_arm_waddbus (v8sink, v8sink); + v4sink = __builtin_arm_waddh (v4sink, v4sink); + v4sink = __builtin_arm_waddhss (v4sink, v4sink); + v4sink = __builtin_arm_waddhus (v4sink, v4sink); + v2sink = __builtin_arm_waddw (v2sink, v2sink); + v2sink = __builtin_arm_waddwss (v2sink, v2sink); + v2sink = __builtin_arm_waddwus (v2sink, v2sink); + v8sink = __builtin_arm_walign (v8sink, v8sink, 0); /* waligni: 3-bit immediate. */ + v8sink = __builtin_arm_walign (v8sink, v8sink, isink); /* walignr: GP register. */ + llsink = __builtin_arm_wand(llsink, llsink); + llsink = __builtin_arm_wandn (llsink, llsink); + v8sink = __builtin_arm_wavg2b (v8sink, v8sink); + v8sink = __builtin_arm_wavg2br (v8sink, v8sink); + v4sink = __builtin_arm_wavg2h (v4sink, v4sink); + v4sink = __builtin_arm_wavg2hr (v4sink, v4sink); + v8sink = __builtin_arm_wcmpeqb (v8sink, v8sink); + v4sink = __builtin_arm_wcmpeqh (v4sink, v4sink); + v2sink = __builtin_arm_wcmpeqw (v2sink, v2sink); + v8sink = __builtin_arm_wcmpgtsb (v8sink, v8sink); + v4sink = __builtin_arm_wcmpgtsh (v4sink, v4sink); + v2sink = __builtin_arm_wcmpgtsw (v2sink, v2sink); + v8sink = __builtin_arm_wcmpgtub (v8sink, v8sink); + v4sink = __builtin_arm_wcmpgtuh (v4sink, v4sink); + v2sink = __builtin_arm_wcmpgtuw (v2sink, v2sink); + llsink = __builtin_arm_wmacs (llsink, v4sink, v4sink); + llsink = __builtin_arm_wmacsz (v4sink, v4sink); + llsink = __builtin_arm_wmacu (llsink, v4sink, v4sink); + llsink = __builtin_arm_wmacuz (v4sink, v4sink); + v4sink = __builtin_arm_wmadds (v4sink, v4sink); + v4sink = __builtin_arm_wmaddu (v4sink, v4sink); + v8sink = __builtin_arm_wmaxsb (v8sink, v8sink); + v4sink = __builtin_arm_wmaxsh (v4sink, v4sink); + v2sink = __builtin_arm_wmaxsw (v2sink, v2sink); + v8sink = __builtin_arm_wmaxub (v8sink, v8sink); + v4sink = __builtin_arm_wmaxuh (v4sink, v4sink); + v2sink = __builtin_arm_wmaxuw (v2sink, v2sink); + v8sink = __builtin_arm_wminsb (v8sink, v8sink); + v4sink = __builtin_arm_wminsh (v4sink, v4sink); + v2sink = __builtin_arm_wminsw (v2sink, v2sink); + v8sink = __builtin_arm_wminub (v8sink, v8sink); + v4sink = __builtin_arm_wminuh (v4sink, v4sink); + v2sink = __builtin_arm_wminuw (v2sink, v2sink); + v4sink = __builtin_arm_wmulsm (v4sink, v4sink); + v4sink = __builtin_arm_wmulul (v4sink, v4sink); + v4sink = __builtin_arm_wmulum (v4sink, v4sink); + llsink = __builtin_arm_wor (llsink, llsink); + v2sink = __builtin_arm_wpackdss (llsink, llsink); + v2sink = __builtin_arm_wpackdus (llsink, llsink); + v8sink = __builtin_arm_wpackhss (v4sink, v4sink); + v8sink = __builtin_arm_wpackhus (v4sink, v4sink); + v4sink = __builtin_arm_wpackwss (v2sink, v2sink); + v4sink = __builtin_arm_wpackwus (v2sink, v2sink); + llsink = __builtin_arm_wrord (llsink, llsink); + llsink = __builtin_arm_wrordi (llsink, isink); + v4sink = __builtin_arm_wrorh (v4sink, llsink); + v4sink = __builtin_arm_wrorhi (v4sink, isink); + v2sink = __builtin_arm_wrorw (v2sink, llsink); + v2sink = __builtin_arm_wrorwi (v2sink, isink); + v2sink = __builtin_arm_wsadb (v2sink, v8sink, v8sink); + v2sink = __builtin_arm_wsadbz (v8sink, v8sink); + v2sink = __builtin_arm_wsadh (v2sink, v4sink, v4sink); + v2sink = __builtin_arm_wsadhz (v4sink, v4sink); + v4sink = __builtin_arm_wshufh (v4sink, 0); + llsink = __builtin_arm_wslld (llsink, llsink); + llsink = __builtin_arm_wslldi (llsink, 0); + v4sink = __builtin_arm_wsllh (v4sink, llsink); + v4sink = __builtin_arm_wsllhi (v4sink, isink); + v2sink = __builtin_arm_wsllw (v2sink, llsink); + v2sink = __builtin_arm_wsllwi (v2sink, isink); + llsink = __builtin_arm_wsrad (llsink, llsink); + llsink = __builtin_arm_wsradi (llsink, isink); + v4sink = __builtin_arm_wsrah (v4sink, llsink); + v4sink = __builtin_arm_wsrahi (v4sink, isink); + v2sink = __builtin_arm_wsraw (v2sink, llsink); + v2sink = __builtin_arm_wsrawi (v2sink, isink); + llsink = __builtin_arm_wsrld (llsink, llsink); + llsink = __builtin_arm_wsrldi (llsink, isink); + v4sink = __builtin_arm_wsrlh (v4sink, llsink); + v4sink = __builtin_arm_wsrlhi (v4sink, isink); + v2sink = __builtin_arm_wsrlw (v2sink, llsink); + v2sink = __builtin_arm_wsrlwi (v2sink, isink); + v8sink = __builtin_arm_wsubb (v8sink, v8sink); + v8sink = __builtin_arm_wsubbss (v8sink, v8sink); + v8sink = __builtin_arm_wsubbus (v8sink, v8sink); + v4sink = __builtin_arm_wsubh (v4sink, v4sink); + v4sink = __builtin_arm_wsubhss (v4sink, v4sink); + v4sink = __builtin_arm_wsubhus (v4sink, v4sink); + v2sink = __builtin_arm_wsubw (v2sink, v2sink); + v2sink = __builtin_arm_wsubwss (v2sink, v2sink); + v2sink = __builtin_arm_wsubwus (v2sink, v2sink); + v4sink = __builtin_arm_wunpckehsb (v8sink); + v2sink = __builtin_arm_wunpckehsh (v4sink); + llsink = __builtin_arm_wunpckehsw (v2sink); + v4sink = __builtin_arm_wunpckehub (v8sink); + v2sink = __builtin_arm_wunpckehuh (v4sink); + llsink = __builtin_arm_wunpckehuw (v2sink); + v4sink = __builtin_arm_wunpckelsb (v8sink); + v2sink = __builtin_arm_wunpckelsh (v4sink); + llsink = __builtin_arm_wunpckelsw (v2sink); + v4sink = __builtin_arm_wunpckelub (v8sink); + v2sink = __builtin_arm_wunpckeluh (v4sink); + llsink = __builtin_arm_wunpckeluw (v2sink); + v8sink = __builtin_arm_wunpckihb (v8sink, v8sink); + v4sink = __builtin_arm_wunpckihh (v4sink, v4sink); + v2sink = __builtin_arm_wunpckihw (v2sink, v2sink); + v8sink = __builtin_arm_wunpckilb (v8sink, v8sink); + v4sink = __builtin_arm_wunpckilh (v4sink, v4sink); + v2sink = __builtin_arm_wunpckilw (v2sink, v2sink); + llsink = __builtin_arm_wxor (llsink, llsink); + llsink = __builtin_arm_wzero (); +} |