aboutsummaryrefslogtreecommitdiff
path: root/gcc
diff options
context:
space:
mode:
authorChristophe Lyon <christophe.lyon@arm.com>2023-02-13 18:09:08 +0000
committerChristophe Lyon <christophe.lyon@arm.com>2023-05-09 20:31:15 +0200
commit16c5aca6a13ffd1d94bf8a3dc7a16facc8843e60 (patch)
treeb97671e80df7c928b86ffd89866aef4c0452c152 /gcc
parentae7d75fec887aee33e6c1c1dc903cc555d5088a0 (diff)
downloadgcc-16c5aca6a13ffd1d94bf8a3dc7a16facc8843e60.zip
gcc-16c5aca6a13ffd1d94bf8a3dc7a16facc8843e60.tar.gz
gcc-16c5aca6a13ffd1d94bf8a3dc7a16facc8843e60.tar.bz2
arm: [MVE intrinsics] factorize vmaxvq vminvq vmaxavq vminavq
Factorize vmaxvq vminvq vmaxavq vminavq so that they use the same pattern. 2022-09-08 Christophe Lyon <christophe.lyon@arm.com> gcc/ * config/arm/iterators.md (MVE_VMAXVQ_VMINVQ, MVE_VMAXVQ_VMINVQ_P): New. (mve_insn): Add vmaxav, vmaxv, vminav, vminv. (supf): Add VMAXAVQ_S, VMAXAVQ_P_S, VMINAVQ_S, VMINAVQ_P_S. * config/arm/mve.md (mve_vmaxavq_s<mode>, mve_vmaxvq_<supf><mode>) (mve_vminavq_s<mode>, mve_vminvq_<supf><mode>): Merge into ... (@mve_<mve_insn>q_<supf><mode>): ... this. (mve_vmaxavq_p_s<mode>, mve_vmaxvq_p_<supf><mode>) (mve_vminavq_p_s<mode>, mve_vminvq_p_<supf><mode>): Merge into ... (@mve_<mve_insn>q_p_<supf><mode>): ... this.
Diffstat (limited to 'gcc')
-rw-r--r--gcc/config/arm/iterators.md26
-rw-r--r--gcc/config/arm/mve.md115
2 files changed, 40 insertions, 101 deletions
diff --git a/gcc/config/arm/iterators.md b/gcc/config/arm/iterators.md
index e82ff0d..5bb7e2b 100644
--- a/gcc/config/arm/iterators.md
+++ b/gcc/config/arm/iterators.md
@@ -578,6 +578,20 @@
VCREATEQ_F
])
+(define_int_iterator MVE_VMAXVQ_VMINVQ [
+ VMAXAVQ_S
+ VMAXVQ_S VMAXVQ_U
+ VMINAVQ_S
+ VMINVQ_S VMINVQ_U
+ ])
+
+(define_int_iterator MVE_VMAXVQ_VMINVQ_P [
+ VMAXAVQ_P_S
+ VMAXVQ_P_S VMAXVQ_P_U
+ VMINAVQ_P_S
+ VMINVQ_P_S VMINVQ_P_U
+ ])
+
(define_int_iterator MVE_MOVN [
VMOVNBQ_S VMOVNBQ_U
VMOVNTQ_S VMOVNTQ_U
@@ -627,8 +641,16 @@
(VHSUBQ_M_S "vhsub") (VHSUBQ_M_U "vhsub")
(VHSUBQ_N_S "vhsub") (VHSUBQ_N_U "vhsub")
(VHSUBQ_S "vhsub") (VHSUBQ_U "vhsub")
+ (VMAXAVQ_P_S "vmaxav")
+ (VMAXAVQ_S "vmaxav")
(VMAXQ_M_S "vmax") (VMAXQ_M_U "vmax")
+ (VMAXVQ_P_S "vmaxv") (VMAXVQ_P_U "vmaxv")
+ (VMAXVQ_S "vmaxv") (VMAXVQ_U "vmaxv")
+ (VMINAVQ_P_S "vminav")
+ (VMINAVQ_S "vminav")
(VMINQ_M_S "vmin") (VMINQ_M_U "vmin")
+ (VMINVQ_P_S "vminv") (VMINVQ_P_U "vminv")
+ (VMINVQ_S "vminv") (VMINVQ_U "vminv")
(VMLAQ_M_N_S "vmla") (VMLAQ_M_N_U "vmla")
(VMLASQ_M_N_S "vmlas") (VMLASQ_M_N_U "vmlas")
(VMOVNBQ_M_S "vmovnb") (VMOVNBQ_M_U "vmovnb")
@@ -1992,6 +2014,10 @@
(VQMOVUNBQ_S "s")
(VQMOVUNTQ_M_S "s")
(VQMOVUNTQ_S "s")
+ (VMAXAVQ_S "s")
+ (VMAXAVQ_P_S "s")
+ (VMINAVQ_S "s")
+ (VMINAVQ_P_S "s")
])
;; Both kinds of return insn.
diff --git a/gcc/config/arm/mve.md b/gcc/config/arm/mve.md
index 98728e6f..715e85c 100644
--- a/gcc/config/arm/mve.md
+++ b/gcc/config/arm/mve.md
@@ -963,21 +963,6 @@
])
;;
-;; [vmaxavq_s])
-;;
-(define_insn "mve_vmaxavq_s<mode>"
- [
- (set (match_operand:<V_elem> 0 "s_register_operand" "=r")
- (unspec:<V_elem> [(match_operand:<V_elem> 1 "s_register_operand" "0")
- (match_operand:MVE_2 2 "s_register_operand" "w")]
- VMAXAVQ_S))
- ]
- "TARGET_HAVE_MVE"
- "vmaxav.s%#<V_sz_elem>\t%0, %q2"
- [(set_attr "type" "mve_move")
-])
-
-;;
;; [vmaxq_u, vmaxq_s]
;; [vminq_s, vminq_u]
;;
@@ -994,17 +979,20 @@
;;
-;; [vmaxvq_u, vmaxvq_s])
+;; [vmaxavq_s]
+;; [vmaxvq_u, vmaxvq_s]
+;; [vminavq_s]
+;; [vminvq_u, vminvq_s]
;;
-(define_insn "mve_vmaxvq_<supf><mode>"
+(define_insn "@mve_<mve_insn>q_<supf><mode>"
[
(set (match_operand:<V_elem> 0 "s_register_operand" "=r")
(unspec:<V_elem> [(match_operand:<V_elem> 1 "s_register_operand" "0")
(match_operand:MVE_2 2 "s_register_operand" "w")]
- VMAXVQ))
+ MVE_VMAXVQ_VMINVQ))
]
"TARGET_HAVE_MVE"
- "vmaxv.<supf>%#<V_sz_elem>\t%0, %q2"
+ "<mve_insn>.<supf>%#<V_sz_elem>\t%0, %q2"
[(set_attr "type" "mve_move")
])
@@ -1024,36 +1012,6 @@
])
;;
-;; [vminavq_s])
-;;
-(define_insn "mve_vminavq_s<mode>"
- [
- (set (match_operand:<V_elem> 0 "s_register_operand" "=r")
- (unspec:<V_elem> [(match_operand:<V_elem> 1 "s_register_operand" "0")
- (match_operand:MVE_2 2 "s_register_operand" "w")]
- VMINAVQ_S))
- ]
- "TARGET_HAVE_MVE"
- "vminav.s%#<V_sz_elem>\t%0, %q2"
- [(set_attr "type" "mve_move")
-])
-
-;;
-;; [vminvq_u, vminvq_s])
-;;
-(define_insn "mve_vminvq_<supf><mode>"
- [
- (set (match_operand:<V_elem> 0 "s_register_operand" "=r")
- (unspec:<V_elem> [(match_operand:<V_elem> 1 "s_register_operand" "0")
- (match_operand:MVE_2 2 "s_register_operand" "w")]
- VMINVQ))
- ]
- "TARGET_HAVE_MVE"
- "vminv.<supf>%#<V_sz_elem>\t%0, %q2"
- [(set_attr "type" "mve_move")
-])
-
-;;
;; [vmladavq_u, vmladavq_s])
;;
(define_insn "mve_vmladavq_<supf><mode>"
@@ -2366,34 +2324,21 @@
(set_attr "length""8")])
;;
-;; [vmaxavq_p_s])
-;;
-(define_insn "mve_vmaxavq_p_s<mode>"
- [
- (set (match_operand:<V_elem> 0 "s_register_operand" "=r")
- (unspec:<V_elem> [(match_operand:<V_elem> 1 "s_register_operand" "0")
- (match_operand:MVE_2 2 "s_register_operand" "w")
- (match_operand:<MVE_VPRED> 3 "vpr_register_operand" "Up")]
- VMAXAVQ_P_S))
- ]
- "TARGET_HAVE_MVE"
- "vpst\;vmaxavt.s%#<V_sz_elem> %0, %q2"
- [(set_attr "type" "mve_move")
- (set_attr "length""8")])
-
-;;
-;; [vmaxvq_p_u, vmaxvq_p_s])
+;; [vmaxavq_p_s]
+;; [vmaxvq_p_u, vmaxvq_p_s]
+;; [vminavq_p_s]
+;; [vminvq_p_s, vminvq_p_u]
;;
-(define_insn "mve_vmaxvq_p_<supf><mode>"
+(define_insn "@mve_<mve_insn>q_p_<supf><mode>"
[
(set (match_operand:<V_elem> 0 "s_register_operand" "=r")
(unspec:<V_elem> [(match_operand:<V_elem> 1 "s_register_operand" "0")
(match_operand:MVE_2 2 "s_register_operand" "w")
(match_operand:<MVE_VPRED> 3 "vpr_register_operand" "Up")]
- VMAXVQ_P))
+ MVE_VMAXVQ_VMINVQ_P))
]
"TARGET_HAVE_MVE"
- "vpst\;vmaxvt.<supf>%#<V_sz_elem> %0, %q2"
+ "vpst\;<mve_insn>t.<supf>%#<V_sz_elem>\t%0, %q2"
[(set_attr "type" "mve_move")
(set_attr "length""8")])
@@ -2414,38 +2359,6 @@
(set_attr "length""8")])
;;
-;; [vminavq_p_s])
-;;
-(define_insn "mve_vminavq_p_s<mode>"
- [
- (set (match_operand:<V_elem> 0 "s_register_operand" "=r")
- (unspec:<V_elem> [(match_operand:<V_elem> 1 "s_register_operand" "0")
- (match_operand:MVE_2 2 "s_register_operand" "w")
- (match_operand:<MVE_VPRED> 3 "vpr_register_operand" "Up")]
- VMINAVQ_P_S))
- ]
- "TARGET_HAVE_MVE"
- "vpst\;vminavt.s%#<V_sz_elem> %0, %q2"
- [(set_attr "type" "mve_move")
- (set_attr "length""8")])
-
-;;
-;; [vminvq_p_s, vminvq_p_u])
-;;
-(define_insn "mve_vminvq_p_<supf><mode>"
- [
- (set (match_operand:<V_elem> 0 "s_register_operand" "=r")
- (unspec:<V_elem> [(match_operand:<V_elem> 1 "s_register_operand" "0")
- (match_operand:MVE_2 2 "s_register_operand" "w")
- (match_operand:<MVE_VPRED> 3 "vpr_register_operand" "Up")]
- VMINVQ_P))
- ]
- "TARGET_HAVE_MVE"
- "vpst\;vminvt.<supf>%#<V_sz_elem>\t%0, %q2"
- [(set_attr "type" "mve_move")
- (set_attr "length""8")])
-
-;;
;; [vmladavaq_u, vmladavaq_s])
;;
(define_insn "mve_vmladavaq_<supf><mode>"