diff options
author | Kazu Hirata <kazu@hxi.com> | 2002-01-26 15:29:52 +0000 |
---|---|---|
committer | Kazu Hirata <kazu@gcc.gnu.org> | 2002-01-26 15:29:52 +0000 |
commit | cd74ec597b7e7e6f004c64caf1c9f34ea0d819aa (patch) | |
tree | d09018f34328877c6ed765a95a250492304df574 /gcc | |
parent | 93051e0f933b81a222c70ac868a15e12160c7c29 (diff) | |
download | gcc-cd74ec597b7e7e6f004c64caf1c9f34ea0d819aa.zip gcc-cd74ec597b7e7e6f004c64caf1c9f34ea0d819aa.tar.gz gcc-cd74ec597b7e7e6f004c64caf1c9f34ea0d819aa.tar.bz2 |
h8300.md: Remove bit test patterns that cannot be triggered.
* config/h8300/h8300.md: Remove bit test patterns that cannot
be triggered.
Restrict each bit test pattern to a variant on which the
pattern is tested.
From-SVN: r49247
Diffstat (limited to 'gcc')
-rw-r--r-- | gcc/ChangeLog | 7 | ||||
-rw-r--r-- | gcc/config/h8300/h8300.md | 47 |
2 files changed, 22 insertions, 32 deletions
diff --git a/gcc/ChangeLog b/gcc/ChangeLog index 3afa3ac..a89a3cc 100644 --- a/gcc/ChangeLog +++ b/gcc/ChangeLog @@ -1,3 +1,10 @@ +2002-01-26 Kazu Hirata <kazu@hxi.com> + + * config/h8300/h8300.md: Remove bit test patterns that cannot + be triggered. + Restrict each bit test pattern to a variant on which the + pattern is tested. + 2002-01-26 Kaveh R. Ghazi <ghazi@caip.rutgers.edu> * builtins.c (expand_builtin_strncat): Remove redundant check for diff --git a/gcc/config/h8300/h8300.md b/gcc/config/h8300/h8300.md index d7a47c6..27cb07c 100644 --- a/gcc/config/h8300/h8300.md +++ b/gcc/config/h8300/h8300.md @@ -551,55 +551,38 @@ ;; ---------------------------------------------------------------------- (define_insn "" - [(set (cc0) (zero_extract:QI (match_operand:QI 0 "bit_memory_operand" "r,U") - (const_int 1) - (match_operand:QI 1 "const_int_operand" "n,n")))] - "" - "btst %Z1,%R0" - [(set_attr "length" "2,8") - (set_attr "cc" "set_zn,set_zn")]) - -(define_insn "" [(set (cc0) (zero_extract:HI (match_operand:QI 0 "bit_memory_operand" "r,U") (const_int 1) - (match_operand:QI 1 "const_int_operand" "n,n")))] - "" + (match_operand 1 "const_int_operand" "n,n")))] + "TARGET_H8300" "btst %Z1,%Y0" - [(set_attr "length" "2,8") + [(set_attr "length" "2,4") (set_attr "cc" "set_zn,set_zn")]) (define_insn "" - [(set (cc0) (zero_extract:SI (match_operand:QI 0 "bit_memory_operand" "r,U") + [(set (cc0) (zero_extract:HI (match_operand:HI 0 "register_operand" "r") (const_int 1) - (match_operand:QI 1 "const_int_operand" "n,n")))] - "" + (match_operand 1 "const_int_operand" "n")))] + "TARGET_H8300" "btst %Z1,%Y0" - [(set_attr "length" "2,8") - (set_attr "cc" "set_zn,set_zn")]) - -(define_insn "" - [(set (cc0) (zero_extract:QI (match_operand:HI 0 "register_operand" "r") - (const_int 1) - (match_operand:HI 1 "const_int_operand" "n")))] - "" - "btst %Z1,%R0" [(set_attr "length" "2") (set_attr "cc" "set_zn")]) (define_insn "" - [(set (cc0) (zero_extract:HI (match_operand:HI 0 "register_operand" "r") + [(set (cc0) (zero_extract:SI (match_operand:QI 0 "bit_memory_operand" "r,U") (const_int 1) - (match_operand:HI 1 "const_int_operand" "n")))] - "" + (match_operand 1 "const_int_operand" "n,n")))] + "TARGET_H8300H || TARGET_H8300S" "btst %Z1,%Y0" - [(set_attr "length" "2") - (set_attr "cc" "set_zn")]) + [(set_attr "length" "2,8") + (set_attr "cc" "set_zn,set_zn")]) (define_insn "" - [(set (cc0) (zero_extract:SI (match_operand:HI 0 "register_operand" "r") + [(set (cc0) (zero_extract:SI (match_operand:SI 0 "register_operand" "r") (const_int 1) - (match_operand:HI 1 "const_int_operand" "n")))] - "" + (match_operand 1 "const_int_operand" "n")))] + "(TARGET_H8300H || TARGET_H8300S) + && INTVAL (operands[1]) <= 15" "btst %Z1,%Y0" [(set_attr "length" "2") (set_attr "cc" "set_zn")]) |