diff options
author | Pan Li <pan2.li@intel.com> | 2024-06-30 16:48:19 +0800 |
---|---|---|
committer | Pan Li <pan2.li@intel.com> | 2024-07-01 20:34:09 +0800 |
commit | 7a65ab6b5f38d3018ffd456f278a9fd885487a27 (patch) | |
tree | 45b681dd83d1fed6c82788de7c4939b96167ff19 /gcc/ada | |
parent | 6d98e88f61f9b2e6864775ce390e9ce0a1359624 (diff) | |
download | gcc-7a65ab6b5f38d3018ffd456f278a9fd885487a27.zip gcc-7a65ab6b5f38d3018ffd456f278a9fd885487a27.tar.gz gcc-7a65ab6b5f38d3018ffd456f278a9fd885487a27.tar.bz2 |
RISC-V: Add testcases for unsigned scalar .SAT_ADD IMM form 4
This patch would like to add test cases for the unsigned scalar
.SAT_ADD IMM form 4. Aka:
Form 4:
#define DEF_SAT_U_ADD_IMM_FMT_4(T) \
T __attribute__((noinline)) \
sat_u_add_imm_##T##_fmt_4 (T x) \
{ \
T ret; \
return __builtin_add_overflow (x, 9, &ret) == 0 ? ret : -1; \
}
DEF_SAT_U_ADD_IMM_FMT_4(uint64_t)
The below test is passed for this patch.
* The rv64gcv regression test.
gcc/testsuite/ChangeLog:
* gcc.target/riscv/sat_arith.h: Add helper test macro.
* gcc.target/riscv/sat_u_add_imm-13.c: New test.
* gcc.target/riscv/sat_u_add_imm-14.c: New test.
* gcc.target/riscv/sat_u_add_imm-15.c: New test.
* gcc.target/riscv/sat_u_add_imm-16.c: New test.
* gcc.target/riscv/sat_u_add_imm-run-13.c: New test.
* gcc.target/riscv/sat_u_add_imm-run-14.c: New test.
* gcc.target/riscv/sat_u_add_imm-run-15.c: New test.
* gcc.target/riscv/sat_u_add_imm-run-16.c: New test.
Signed-off-by: Pan Li <pan2.li@intel.com>
Diffstat (limited to 'gcc/ada')
0 files changed, 0 insertions, 0 deletions