diff options
author | Ju-Zhe Zhong <juzhe.zhong@rivai.ai> | 2023-02-03 15:43:18 +0800 |
---|---|---|
committer | Kito Cheng <kito.cheng@sifive.com> | 2023-02-10 19:27:05 +0800 |
commit | f0cd94672fc5a94a7ae61b7c18c4ec4d662a1452 (patch) | |
tree | f1592cf395896687e5533ad85f1156dad2cbe182 | |
parent | 525274d82f3d3220e5740cfd4e23dd1e619139f4 (diff) | |
download | gcc-f0cd94672fc5a94a7ae61b7c18c4ec4d662a1452.zip gcc-f0cd94672fc5a94a7ae61b7c18c4ec4d662a1452.tar.gz gcc-f0cd94672fc5a94a7ae61b7c18c4ec4d662a1452.tar.bz2 |
RISC-V: Add vrsub.vx C++ API tests
gcc/testsuite/ChangeLog:
* g++.target/riscv/rvv/base/vrsub_vx_mu_rv32-1.C: New test.
* g++.target/riscv/rvv/base/vrsub_vx_mu_rv32-2.C: New test.
* g++.target/riscv/rvv/base/vrsub_vx_mu_rv32-3.C: New test.
* g++.target/riscv/rvv/base/vrsub_vx_mu_rv64-1.C: New test.
* g++.target/riscv/rvv/base/vrsub_vx_mu_rv64-2.C: New test.
* g++.target/riscv/rvv/base/vrsub_vx_mu_rv64-3.C: New test.
* g++.target/riscv/rvv/base/vrsub_vx_rv32-1.C: New test.
* g++.target/riscv/rvv/base/vrsub_vx_rv32-2.C: New test.
* g++.target/riscv/rvv/base/vrsub_vx_rv32-3.C: New test.
* g++.target/riscv/rvv/base/vrsub_vx_rv64-1.C: New test.
* g++.target/riscv/rvv/base/vrsub_vx_rv64-2.C: New test.
* g++.target/riscv/rvv/base/vrsub_vx_rv64-3.C: New test.
* g++.target/riscv/rvv/base/vrsub_vx_tu_rv32-1.C: New test.
* g++.target/riscv/rvv/base/vrsub_vx_tu_rv32-2.C: New test.
* g++.target/riscv/rvv/base/vrsub_vx_tu_rv32-3.C: New test.
* g++.target/riscv/rvv/base/vrsub_vx_tu_rv64-1.C: New test.
* g++.target/riscv/rvv/base/vrsub_vx_tu_rv64-2.C: New test.
* g++.target/riscv/rvv/base/vrsub_vx_tu_rv64-3.C: New test.
* g++.target/riscv/rvv/base/vrsub_vx_tum_rv32-1.C: New test.
* g++.target/riscv/rvv/base/vrsub_vx_tum_rv32-2.C: New test.
* g++.target/riscv/rvv/base/vrsub_vx_tum_rv32-3.C: New test.
* g++.target/riscv/rvv/base/vrsub_vx_tum_rv64-1.C: New test.
* g++.target/riscv/rvv/base/vrsub_vx_tum_rv64-2.C: New test.
* g++.target/riscv/rvv/base/vrsub_vx_tum_rv64-3.C: New test.
* g++.target/riscv/rvv/base/vrsub_vx_tumu_rv32-1.C: New test.
* g++.target/riscv/rvv/base/vrsub_vx_tumu_rv32-2.C: New test.
* g++.target/riscv/rvv/base/vrsub_vx_tumu_rv32-3.C: New test.
* g++.target/riscv/rvv/base/vrsub_vx_tumu_rv64-1.C: New test.
* g++.target/riscv/rvv/base/vrsub_vx_tumu_rv64-2.C: New test.
* g++.target/riscv/rvv/base/vrsub_vx_tumu_rv64-3.C: New test.
30 files changed, 10422 insertions, 0 deletions
diff --git a/gcc/testsuite/g++.target/riscv/rvv/base/vrsub_vx_mu_rv32-1.C b/gcc/testsuite/g++.target/riscv/rvv/base/vrsub_vx_mu_rv32-1.C new file mode 100644 index 0000000..e65a91e --- /dev/null +++ b/gcc/testsuite/g++.target/riscv/rvv/base/vrsub_vx_mu_rv32-1.C @@ -0,0 +1,289 @@ +/* { dg-do compile } */ +/* { dg-options "-march=rv32gcv -mabi=ilp32d -O3 -fno-schedule-insns -fno-schedule-insns2" } */ + +#include "riscv_vector.h" + +vint8mf8_t test___riscv_vrsub_mu(vbool64_t mask,vint8mf8_t merge,vint8mf8_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,vl); +} + + +vint8mf4_t test___riscv_vrsub_mu(vbool32_t mask,vint8mf4_t merge,vint8mf4_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,vl); +} + + +vint8mf2_t test___riscv_vrsub_mu(vbool16_t mask,vint8mf2_t merge,vint8mf2_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,vl); +} + + +vint8m1_t test___riscv_vrsub_mu(vbool8_t mask,vint8m1_t merge,vint8m1_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,vl); +} + + +vint8m2_t test___riscv_vrsub_mu(vbool4_t mask,vint8m2_t merge,vint8m2_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,vl); +} + + +vint8m4_t test___riscv_vrsub_mu(vbool2_t mask,vint8m4_t merge,vint8m4_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,vl); +} + + +vint8m8_t test___riscv_vrsub_mu(vbool1_t mask,vint8m8_t merge,vint8m8_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,vl); +} + + +vint16mf4_t test___riscv_vrsub_mu(vbool64_t mask,vint16mf4_t merge,vint16mf4_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,vl); +} + + +vint16mf2_t test___riscv_vrsub_mu(vbool32_t mask,vint16mf2_t merge,vint16mf2_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,vl); +} + + +vint16m1_t test___riscv_vrsub_mu(vbool16_t mask,vint16m1_t merge,vint16m1_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,vl); +} + + +vint16m2_t test___riscv_vrsub_mu(vbool8_t mask,vint16m2_t merge,vint16m2_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,vl); +} + + +vint16m4_t test___riscv_vrsub_mu(vbool4_t mask,vint16m4_t merge,vint16m4_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,vl); +} + + +vint16m8_t test___riscv_vrsub_mu(vbool2_t mask,vint16m8_t merge,vint16m8_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,vl); +} + + +vint32mf2_t test___riscv_vrsub_mu(vbool64_t mask,vint32mf2_t merge,vint32mf2_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,vl); +} + + +vint32m1_t test___riscv_vrsub_mu(vbool32_t mask,vint32m1_t merge,vint32m1_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,vl); +} + + +vint32m2_t test___riscv_vrsub_mu(vbool16_t mask,vint32m2_t merge,vint32m2_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,vl); +} + + +vint32m4_t test___riscv_vrsub_mu(vbool8_t mask,vint32m4_t merge,vint32m4_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,vl); +} + + +vint32m8_t test___riscv_vrsub_mu(vbool4_t mask,vint32m8_t merge,vint32m8_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,vl); +} + + +vint64m1_t test___riscv_vrsub_mu(vbool64_t mask,vint64m1_t merge,vint64m1_t op1,int64_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,vl); +} + + +vint64m2_t test___riscv_vrsub_mu(vbool32_t mask,vint64m2_t merge,vint64m2_t op1,int64_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,vl); +} + + +vint64m4_t test___riscv_vrsub_mu(vbool16_t mask,vint64m4_t merge,vint64m4_t op1,int64_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,vl); +} + + +vint64m8_t test___riscv_vrsub_mu(vbool8_t mask,vint64m8_t merge,vint64m8_t op1,int64_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,vl); +} + + +vuint8mf8_t test___riscv_vrsub_mu(vbool64_t mask,vuint8mf8_t merge,vuint8mf8_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,vl); +} + + +vuint8mf4_t test___riscv_vrsub_mu(vbool32_t mask,vuint8mf4_t merge,vuint8mf4_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,vl); +} + + +vuint8mf2_t test___riscv_vrsub_mu(vbool16_t mask,vuint8mf2_t merge,vuint8mf2_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,vl); +} + + +vuint8m1_t test___riscv_vrsub_mu(vbool8_t mask,vuint8m1_t merge,vuint8m1_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,vl); +} + + +vuint8m2_t test___riscv_vrsub_mu(vbool4_t mask,vuint8m2_t merge,vuint8m2_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,vl); +} + + +vuint8m4_t test___riscv_vrsub_mu(vbool2_t mask,vuint8m4_t merge,vuint8m4_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,vl); +} + + +vuint8m8_t test___riscv_vrsub_mu(vbool1_t mask,vuint8m8_t merge,vuint8m8_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,vl); +} + + +vuint16mf4_t test___riscv_vrsub_mu(vbool64_t mask,vuint16mf4_t merge,vuint16mf4_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,vl); +} + + +vuint16mf2_t test___riscv_vrsub_mu(vbool32_t mask,vuint16mf2_t merge,vuint16mf2_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,vl); +} + + +vuint16m1_t test___riscv_vrsub_mu(vbool16_t mask,vuint16m1_t merge,vuint16m1_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,vl); +} + + +vuint16m2_t test___riscv_vrsub_mu(vbool8_t mask,vuint16m2_t merge,vuint16m2_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,vl); +} + + +vuint16m4_t test___riscv_vrsub_mu(vbool4_t mask,vuint16m4_t merge,vuint16m4_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,vl); +} + + +vuint16m8_t test___riscv_vrsub_mu(vbool2_t mask,vuint16m8_t merge,vuint16m8_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,vl); +} + + +vuint32mf2_t test___riscv_vrsub_mu(vbool64_t mask,vuint32mf2_t merge,vuint32mf2_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,vl); +} + + +vuint32m1_t test___riscv_vrsub_mu(vbool32_t mask,vuint32m1_t merge,vuint32m1_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,vl); +} + + +vuint32m2_t test___riscv_vrsub_mu(vbool16_t mask,vuint32m2_t merge,vuint32m2_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,vl); +} + + +vuint32m4_t test___riscv_vrsub_mu(vbool8_t mask,vuint32m4_t merge,vuint32m4_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,vl); +} + + +vuint32m8_t test___riscv_vrsub_mu(vbool4_t mask,vuint32m8_t merge,vuint32m8_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,vl); +} + + +vuint64m1_t test___riscv_vrsub_mu(vbool64_t mask,vuint64m1_t merge,vuint64m1_t op1,uint64_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,vl); +} + + +vuint64m2_t test___riscv_vrsub_mu(vbool32_t mask,vuint64m2_t merge,vuint64m2_t op1,uint64_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,vl); +} + + +vuint64m4_t test___riscv_vrsub_mu(vbool16_t mask,vuint64m4_t merge,vuint64m4_t op1,uint64_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,vl); +} + + +vuint64m8_t test___riscv_vrsub_mu(vbool8_t mask,vuint64m8_t merge,vuint64m8_t op1,uint64_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,vl); +} + + + +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf8,\s*t[au],\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf4,\s*t[au],\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf2,\s*t[au],\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m1,\s*t[au],\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m2,\s*t[au],\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m4,\s*t[au],\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m8,\s*t[au],\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf4,\s*t[au],\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf2,\s*t[au],\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m1,\s*t[au],\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m2,\s*t[au],\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m4,\s*t[au],\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m8,\s*t[au],\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*mf2,\s*t[au],\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m1,\s*t[au],\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m2,\s*t[au],\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m4,\s*t[au],\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m8,\s*t[au],\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsub\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 8 } } */ diff --git a/gcc/testsuite/g++.target/riscv/rvv/base/vrsub_vx_mu_rv32-2.C b/gcc/testsuite/g++.target/riscv/rvv/base/vrsub_vx_mu_rv32-2.C new file mode 100644 index 0000000..e96c71b --- /dev/null +++ b/gcc/testsuite/g++.target/riscv/rvv/base/vrsub_vx_mu_rv32-2.C @@ -0,0 +1,289 @@ +/* { dg-do compile } */ +/* { dg-options "-march=rv32gcv -mabi=ilp32d -O3 -fno-schedule-insns -fno-schedule-insns2" } */ + +#include "riscv_vector.h" + +vint8mf8_t test___riscv_vrsub_mu(vbool64_t mask,vint8mf8_t merge,vint8mf8_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,31); +} + + +vint8mf4_t test___riscv_vrsub_mu(vbool32_t mask,vint8mf4_t merge,vint8mf4_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,31); +} + + +vint8mf2_t test___riscv_vrsub_mu(vbool16_t mask,vint8mf2_t merge,vint8mf2_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,31); +} + + +vint8m1_t test___riscv_vrsub_mu(vbool8_t mask,vint8m1_t merge,vint8m1_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,31); +} + + +vint8m2_t test___riscv_vrsub_mu(vbool4_t mask,vint8m2_t merge,vint8m2_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,31); +} + + +vint8m4_t test___riscv_vrsub_mu(vbool2_t mask,vint8m4_t merge,vint8m4_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,31); +} + + +vint8m8_t test___riscv_vrsub_mu(vbool1_t mask,vint8m8_t merge,vint8m8_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,31); +} + + +vint16mf4_t test___riscv_vrsub_mu(vbool64_t mask,vint16mf4_t merge,vint16mf4_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,31); +} + + +vint16mf2_t test___riscv_vrsub_mu(vbool32_t mask,vint16mf2_t merge,vint16mf2_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,31); +} + + +vint16m1_t test___riscv_vrsub_mu(vbool16_t mask,vint16m1_t merge,vint16m1_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,31); +} + + +vint16m2_t test___riscv_vrsub_mu(vbool8_t mask,vint16m2_t merge,vint16m2_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,31); +} + + +vint16m4_t test___riscv_vrsub_mu(vbool4_t mask,vint16m4_t merge,vint16m4_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,31); +} + + +vint16m8_t test___riscv_vrsub_mu(vbool2_t mask,vint16m8_t merge,vint16m8_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,31); +} + + +vint32mf2_t test___riscv_vrsub_mu(vbool64_t mask,vint32mf2_t merge,vint32mf2_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,31); +} + + +vint32m1_t test___riscv_vrsub_mu(vbool32_t mask,vint32m1_t merge,vint32m1_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,31); +} + + +vint32m2_t test___riscv_vrsub_mu(vbool16_t mask,vint32m2_t merge,vint32m2_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,31); +} + + +vint32m4_t test___riscv_vrsub_mu(vbool8_t mask,vint32m4_t merge,vint32m4_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,31); +} + + +vint32m8_t test___riscv_vrsub_mu(vbool4_t mask,vint32m8_t merge,vint32m8_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,31); +} + + +vint64m1_t test___riscv_vrsub_mu(vbool64_t mask,vint64m1_t merge,vint64m1_t op1,int64_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,31); +} + + +vint64m2_t test___riscv_vrsub_mu(vbool32_t mask,vint64m2_t merge,vint64m2_t op1,int64_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,31); +} + + +vint64m4_t test___riscv_vrsub_mu(vbool16_t mask,vint64m4_t merge,vint64m4_t op1,int64_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,31); +} + + +vint64m8_t test___riscv_vrsub_mu(vbool8_t mask,vint64m8_t merge,vint64m8_t op1,int64_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,31); +} + + +vuint8mf8_t test___riscv_vrsub_mu(vbool64_t mask,vuint8mf8_t merge,vuint8mf8_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,31); +} + + +vuint8mf4_t test___riscv_vrsub_mu(vbool32_t mask,vuint8mf4_t merge,vuint8mf4_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,31); +} + + +vuint8mf2_t test___riscv_vrsub_mu(vbool16_t mask,vuint8mf2_t merge,vuint8mf2_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,31); +} + + +vuint8m1_t test___riscv_vrsub_mu(vbool8_t mask,vuint8m1_t merge,vuint8m1_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,31); +} + + +vuint8m2_t test___riscv_vrsub_mu(vbool4_t mask,vuint8m2_t merge,vuint8m2_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,31); +} + + +vuint8m4_t test___riscv_vrsub_mu(vbool2_t mask,vuint8m4_t merge,vuint8m4_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,31); +} + + +vuint8m8_t test___riscv_vrsub_mu(vbool1_t mask,vuint8m8_t merge,vuint8m8_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,31); +} + + +vuint16mf4_t test___riscv_vrsub_mu(vbool64_t mask,vuint16mf4_t merge,vuint16mf4_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,31); +} + + +vuint16mf2_t test___riscv_vrsub_mu(vbool32_t mask,vuint16mf2_t merge,vuint16mf2_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,31); +} + + +vuint16m1_t test___riscv_vrsub_mu(vbool16_t mask,vuint16m1_t merge,vuint16m1_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,31); +} + + +vuint16m2_t test___riscv_vrsub_mu(vbool8_t mask,vuint16m2_t merge,vuint16m2_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,31); +} + + +vuint16m4_t test___riscv_vrsub_mu(vbool4_t mask,vuint16m4_t merge,vuint16m4_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,31); +} + + +vuint16m8_t test___riscv_vrsub_mu(vbool2_t mask,vuint16m8_t merge,vuint16m8_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,31); +} + + +vuint32mf2_t test___riscv_vrsub_mu(vbool64_t mask,vuint32mf2_t merge,vuint32mf2_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,31); +} + + +vuint32m1_t test___riscv_vrsub_mu(vbool32_t mask,vuint32m1_t merge,vuint32m1_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,31); +} + + +vuint32m2_t test___riscv_vrsub_mu(vbool16_t mask,vuint32m2_t merge,vuint32m2_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,31); +} + + +vuint32m4_t test___riscv_vrsub_mu(vbool8_t mask,vuint32m4_t merge,vuint32m4_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,31); +} + + +vuint32m8_t test___riscv_vrsub_mu(vbool4_t mask,vuint32m8_t merge,vuint32m8_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,31); +} + + +vuint64m1_t test___riscv_vrsub_mu(vbool64_t mask,vuint64m1_t merge,vuint64m1_t op1,uint64_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,31); +} + + +vuint64m2_t test___riscv_vrsub_mu(vbool32_t mask,vuint64m2_t merge,vuint64m2_t op1,uint64_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,31); +} + + +vuint64m4_t test___riscv_vrsub_mu(vbool16_t mask,vuint64m4_t merge,vuint64m4_t op1,uint64_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,31); +} + + +vuint64m8_t test___riscv_vrsub_mu(vbool8_t mask,vuint64m8_t merge,vuint64m8_t op1,uint64_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,31); +} + + + +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*mf8,\s*t[au],\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*mf4,\s*t[au],\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*mf2,\s*t[au],\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m1,\s*t[au],\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m2,\s*t[au],\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m4,\s*t[au],\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m8,\s*t[au],\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*mf4,\s*t[au],\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*mf2,\s*t[au],\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m1,\s*t[au],\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m2,\s*t[au],\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m4,\s*t[au],\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m8,\s*t[au],\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*mf2,\s*t[au],\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m1,\s*t[au],\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m2,\s*t[au],\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m4,\s*t[au],\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m8,\s*t[au],\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsub\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 8 } } */ diff --git a/gcc/testsuite/g++.target/riscv/rvv/base/vrsub_vx_mu_rv32-3.C b/gcc/testsuite/g++.target/riscv/rvv/base/vrsub_vx_mu_rv32-3.C new file mode 100644 index 0000000..219495f --- /dev/null +++ b/gcc/testsuite/g++.target/riscv/rvv/base/vrsub_vx_mu_rv32-3.C @@ -0,0 +1,289 @@ +/* { dg-do compile } */ +/* { dg-options "-march=rv32gcv -mabi=ilp32d -O3 -fno-schedule-insns -fno-schedule-insns2" } */ + +#include "riscv_vector.h" + +vint8mf8_t test___riscv_vrsub_mu(vbool64_t mask,vint8mf8_t merge,vint8mf8_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,32); +} + + +vint8mf4_t test___riscv_vrsub_mu(vbool32_t mask,vint8mf4_t merge,vint8mf4_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,32); +} + + +vint8mf2_t test___riscv_vrsub_mu(vbool16_t mask,vint8mf2_t merge,vint8mf2_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,32); +} + + +vint8m1_t test___riscv_vrsub_mu(vbool8_t mask,vint8m1_t merge,vint8m1_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,32); +} + + +vint8m2_t test___riscv_vrsub_mu(vbool4_t mask,vint8m2_t merge,vint8m2_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,32); +} + + +vint8m4_t test___riscv_vrsub_mu(vbool2_t mask,vint8m4_t merge,vint8m4_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,32); +} + + +vint8m8_t test___riscv_vrsub_mu(vbool1_t mask,vint8m8_t merge,vint8m8_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,32); +} + + +vint16mf4_t test___riscv_vrsub_mu(vbool64_t mask,vint16mf4_t merge,vint16mf4_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,32); +} + + +vint16mf2_t test___riscv_vrsub_mu(vbool32_t mask,vint16mf2_t merge,vint16mf2_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,32); +} + + +vint16m1_t test___riscv_vrsub_mu(vbool16_t mask,vint16m1_t merge,vint16m1_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,32); +} + + +vint16m2_t test___riscv_vrsub_mu(vbool8_t mask,vint16m2_t merge,vint16m2_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,32); +} + + +vint16m4_t test___riscv_vrsub_mu(vbool4_t mask,vint16m4_t merge,vint16m4_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,32); +} + + +vint16m8_t test___riscv_vrsub_mu(vbool2_t mask,vint16m8_t merge,vint16m8_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,32); +} + + +vint32mf2_t test___riscv_vrsub_mu(vbool64_t mask,vint32mf2_t merge,vint32mf2_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,32); +} + + +vint32m1_t test___riscv_vrsub_mu(vbool32_t mask,vint32m1_t merge,vint32m1_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,32); +} + + +vint32m2_t test___riscv_vrsub_mu(vbool16_t mask,vint32m2_t merge,vint32m2_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,32); +} + + +vint32m4_t test___riscv_vrsub_mu(vbool8_t mask,vint32m4_t merge,vint32m4_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,32); +} + + +vint32m8_t test___riscv_vrsub_mu(vbool4_t mask,vint32m8_t merge,vint32m8_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,32); +} + + +vint64m1_t test___riscv_vrsub_mu(vbool64_t mask,vint64m1_t merge,vint64m1_t op1,int64_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,32); +} + + +vint64m2_t test___riscv_vrsub_mu(vbool32_t mask,vint64m2_t merge,vint64m2_t op1,int64_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,32); +} + + +vint64m4_t test___riscv_vrsub_mu(vbool16_t mask,vint64m4_t merge,vint64m4_t op1,int64_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,32); +} + + +vint64m8_t test___riscv_vrsub_mu(vbool8_t mask,vint64m8_t merge,vint64m8_t op1,int64_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,32); +} + + +vuint8mf8_t test___riscv_vrsub_mu(vbool64_t mask,vuint8mf8_t merge,vuint8mf8_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,32); +} + + +vuint8mf4_t test___riscv_vrsub_mu(vbool32_t mask,vuint8mf4_t merge,vuint8mf4_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,32); +} + + +vuint8mf2_t test___riscv_vrsub_mu(vbool16_t mask,vuint8mf2_t merge,vuint8mf2_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,32); +} + + +vuint8m1_t test___riscv_vrsub_mu(vbool8_t mask,vuint8m1_t merge,vuint8m1_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,32); +} + + +vuint8m2_t test___riscv_vrsub_mu(vbool4_t mask,vuint8m2_t merge,vuint8m2_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,32); +} + + +vuint8m4_t test___riscv_vrsub_mu(vbool2_t mask,vuint8m4_t merge,vuint8m4_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,32); +} + + +vuint8m8_t test___riscv_vrsub_mu(vbool1_t mask,vuint8m8_t merge,vuint8m8_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,32); +} + + +vuint16mf4_t test___riscv_vrsub_mu(vbool64_t mask,vuint16mf4_t merge,vuint16mf4_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,32); +} + + +vuint16mf2_t test___riscv_vrsub_mu(vbool32_t mask,vuint16mf2_t merge,vuint16mf2_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,32); +} + + +vuint16m1_t test___riscv_vrsub_mu(vbool16_t mask,vuint16m1_t merge,vuint16m1_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,32); +} + + +vuint16m2_t test___riscv_vrsub_mu(vbool8_t mask,vuint16m2_t merge,vuint16m2_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,32); +} + + +vuint16m4_t test___riscv_vrsub_mu(vbool4_t mask,vuint16m4_t merge,vuint16m4_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,32); +} + + +vuint16m8_t test___riscv_vrsub_mu(vbool2_t mask,vuint16m8_t merge,vuint16m8_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,32); +} + + +vuint32mf2_t test___riscv_vrsub_mu(vbool64_t mask,vuint32mf2_t merge,vuint32mf2_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,32); +} + + +vuint32m1_t test___riscv_vrsub_mu(vbool32_t mask,vuint32m1_t merge,vuint32m1_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,32); +} + + +vuint32m2_t test___riscv_vrsub_mu(vbool16_t mask,vuint32m2_t merge,vuint32m2_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,32); +} + + +vuint32m4_t test___riscv_vrsub_mu(vbool8_t mask,vuint32m4_t merge,vuint32m4_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,32); +} + + +vuint32m8_t test___riscv_vrsub_mu(vbool4_t mask,vuint32m8_t merge,vuint32m8_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,32); +} + + +vuint64m1_t test___riscv_vrsub_mu(vbool64_t mask,vuint64m1_t merge,vuint64m1_t op1,uint64_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,32); +} + + +vuint64m2_t test___riscv_vrsub_mu(vbool32_t mask,vuint64m2_t merge,vuint64m2_t op1,uint64_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,32); +} + + +vuint64m4_t test___riscv_vrsub_mu(vbool16_t mask,vuint64m4_t merge,vuint64m4_t op1,uint64_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,32); +} + + +vuint64m8_t test___riscv_vrsub_mu(vbool8_t mask,vuint64m8_t merge,vuint64m8_t op1,uint64_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,32); +} + + + +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf8,\s*t[au],\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf4,\s*t[au],\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf2,\s*t[au],\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m1,\s*t[au],\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m2,\s*t[au],\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m4,\s*t[au],\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m8,\s*t[au],\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf4,\s*t[au],\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf2,\s*t[au],\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m1,\s*t[au],\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m2,\s*t[au],\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m4,\s*t[au],\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m8,\s*t[au],\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*mf2,\s*t[au],\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m1,\s*t[au],\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m2,\s*t[au],\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m4,\s*t[au],\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m8,\s*t[au],\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsub\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 8 } } */ diff --git a/gcc/testsuite/g++.target/riscv/rvv/base/vrsub_vx_mu_rv64-1.C b/gcc/testsuite/g++.target/riscv/rvv/base/vrsub_vx_mu_rv64-1.C new file mode 100644 index 0000000..3b85308 --- /dev/null +++ b/gcc/testsuite/g++.target/riscv/rvv/base/vrsub_vx_mu_rv64-1.C @@ -0,0 +1,292 @@ +/* { dg-do compile } */ +/* { dg-options "-march=rv64gcv -mabi=lp64d -O3 -fno-schedule-insns -fno-schedule-insns2" } */ + +#include "riscv_vector.h" + +vint8mf8_t test___riscv_vrsub_mu(vbool64_t mask,vint8mf8_t merge,vint8mf8_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,vl); +} + + +vint8mf4_t test___riscv_vrsub_mu(vbool32_t mask,vint8mf4_t merge,vint8mf4_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,vl); +} + + +vint8mf2_t test___riscv_vrsub_mu(vbool16_t mask,vint8mf2_t merge,vint8mf2_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,vl); +} + + +vint8m1_t test___riscv_vrsub_mu(vbool8_t mask,vint8m1_t merge,vint8m1_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,vl); +} + + +vint8m2_t test___riscv_vrsub_mu(vbool4_t mask,vint8m2_t merge,vint8m2_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,vl); +} + + +vint8m4_t test___riscv_vrsub_mu(vbool2_t mask,vint8m4_t merge,vint8m4_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,vl); +} + + +vint8m8_t test___riscv_vrsub_mu(vbool1_t mask,vint8m8_t merge,vint8m8_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,vl); +} + + +vint16mf4_t test___riscv_vrsub_mu(vbool64_t mask,vint16mf4_t merge,vint16mf4_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,vl); +} + + +vint16mf2_t test___riscv_vrsub_mu(vbool32_t mask,vint16mf2_t merge,vint16mf2_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,vl); +} + + +vint16m1_t test___riscv_vrsub_mu(vbool16_t mask,vint16m1_t merge,vint16m1_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,vl); +} + + +vint16m2_t test___riscv_vrsub_mu(vbool8_t mask,vint16m2_t merge,vint16m2_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,vl); +} + + +vint16m4_t test___riscv_vrsub_mu(vbool4_t mask,vint16m4_t merge,vint16m4_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,vl); +} + + +vint16m8_t test___riscv_vrsub_mu(vbool2_t mask,vint16m8_t merge,vint16m8_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,vl); +} + + +vint32mf2_t test___riscv_vrsub_mu(vbool64_t mask,vint32mf2_t merge,vint32mf2_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,vl); +} + + +vint32m1_t test___riscv_vrsub_mu(vbool32_t mask,vint32m1_t merge,vint32m1_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,vl); +} + + +vint32m2_t test___riscv_vrsub_mu(vbool16_t mask,vint32m2_t merge,vint32m2_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,vl); +} + + +vint32m4_t test___riscv_vrsub_mu(vbool8_t mask,vint32m4_t merge,vint32m4_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,vl); +} + + +vint32m8_t test___riscv_vrsub_mu(vbool4_t mask,vint32m8_t merge,vint32m8_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,vl); +} + + +vint64m1_t test___riscv_vrsub_mu(vbool64_t mask,vint64m1_t merge,vint64m1_t op1,int64_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,vl); +} + + +vint64m2_t test___riscv_vrsub_mu(vbool32_t mask,vint64m2_t merge,vint64m2_t op1,int64_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,vl); +} + + +vint64m4_t test___riscv_vrsub_mu(vbool16_t mask,vint64m4_t merge,vint64m4_t op1,int64_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,vl); +} + + +vint64m8_t test___riscv_vrsub_mu(vbool8_t mask,vint64m8_t merge,vint64m8_t op1,int64_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,vl); +} + + +vuint8mf8_t test___riscv_vrsub_mu(vbool64_t mask,vuint8mf8_t merge,vuint8mf8_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,vl); +} + + +vuint8mf4_t test___riscv_vrsub_mu(vbool32_t mask,vuint8mf4_t merge,vuint8mf4_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,vl); +} + + +vuint8mf2_t test___riscv_vrsub_mu(vbool16_t mask,vuint8mf2_t merge,vuint8mf2_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,vl); +} + + +vuint8m1_t test___riscv_vrsub_mu(vbool8_t mask,vuint8m1_t merge,vuint8m1_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,vl); +} + + +vuint8m2_t test___riscv_vrsub_mu(vbool4_t mask,vuint8m2_t merge,vuint8m2_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,vl); +} + + +vuint8m4_t test___riscv_vrsub_mu(vbool2_t mask,vuint8m4_t merge,vuint8m4_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,vl); +} + + +vuint8m8_t test___riscv_vrsub_mu(vbool1_t mask,vuint8m8_t merge,vuint8m8_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,vl); +} + + +vuint16mf4_t test___riscv_vrsub_mu(vbool64_t mask,vuint16mf4_t merge,vuint16mf4_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,vl); +} + + +vuint16mf2_t test___riscv_vrsub_mu(vbool32_t mask,vuint16mf2_t merge,vuint16mf2_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,vl); +} + + +vuint16m1_t test___riscv_vrsub_mu(vbool16_t mask,vuint16m1_t merge,vuint16m1_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,vl); +} + + +vuint16m2_t test___riscv_vrsub_mu(vbool8_t mask,vuint16m2_t merge,vuint16m2_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,vl); +} + + +vuint16m4_t test___riscv_vrsub_mu(vbool4_t mask,vuint16m4_t merge,vuint16m4_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,vl); +} + + +vuint16m8_t test___riscv_vrsub_mu(vbool2_t mask,vuint16m8_t merge,vuint16m8_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,vl); +} + + +vuint32mf2_t test___riscv_vrsub_mu(vbool64_t mask,vuint32mf2_t merge,vuint32mf2_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,vl); +} + + +vuint32m1_t test___riscv_vrsub_mu(vbool32_t mask,vuint32m1_t merge,vuint32m1_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,vl); +} + + +vuint32m2_t test___riscv_vrsub_mu(vbool16_t mask,vuint32m2_t merge,vuint32m2_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,vl); +} + + +vuint32m4_t test___riscv_vrsub_mu(vbool8_t mask,vuint32m4_t merge,vuint32m4_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,vl); +} + + +vuint32m8_t test___riscv_vrsub_mu(vbool4_t mask,vuint32m8_t merge,vuint32m8_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,vl); +} + + +vuint64m1_t test___riscv_vrsub_mu(vbool64_t mask,vuint64m1_t merge,vuint64m1_t op1,uint64_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,vl); +} + + +vuint64m2_t test___riscv_vrsub_mu(vbool32_t mask,vuint64m2_t merge,vuint64m2_t op1,uint64_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,vl); +} + + +vuint64m4_t test___riscv_vrsub_mu(vbool16_t mask,vuint64m4_t merge,vuint64m4_t op1,uint64_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,vl); +} + + +vuint64m8_t test___riscv_vrsub_mu(vbool8_t mask,vuint64m8_t merge,vuint64m8_t op1,uint64_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,vl); +} + + + +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf8,\s*t[au],\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf4,\s*t[au],\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf2,\s*t[au],\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m1,\s*t[au],\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m2,\s*t[au],\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m4,\s*t[au],\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m8,\s*t[au],\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf4,\s*t[au],\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf2,\s*t[au],\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m1,\s*t[au],\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m2,\s*t[au],\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m4,\s*t[au],\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m8,\s*t[au],\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*mf2,\s*t[au],\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m1,\s*t[au],\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m2,\s*t[au],\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m4,\s*t[au],\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m8,\s*t[au],\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m1,\s*t[au],\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m2,\s*t[au],\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m4,\s*t[au],\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m8,\s*t[au],\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ diff --git a/gcc/testsuite/g++.target/riscv/rvv/base/vrsub_vx_mu_rv64-2.C b/gcc/testsuite/g++.target/riscv/rvv/base/vrsub_vx_mu_rv64-2.C new file mode 100644 index 0000000..27dadd5 --- /dev/null +++ b/gcc/testsuite/g++.target/riscv/rvv/base/vrsub_vx_mu_rv64-2.C @@ -0,0 +1,292 @@ +/* { dg-do compile } */ +/* { dg-options "-march=rv64gcv -mabi=lp64d -O3 -fno-schedule-insns -fno-schedule-insns2" } */ + +#include "riscv_vector.h" + +vint8mf8_t test___riscv_vrsub_mu(vbool64_t mask,vint8mf8_t merge,vint8mf8_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,31); +} + + +vint8mf4_t test___riscv_vrsub_mu(vbool32_t mask,vint8mf4_t merge,vint8mf4_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,31); +} + + +vint8mf2_t test___riscv_vrsub_mu(vbool16_t mask,vint8mf2_t merge,vint8mf2_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,31); +} + + +vint8m1_t test___riscv_vrsub_mu(vbool8_t mask,vint8m1_t merge,vint8m1_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,31); +} + + +vint8m2_t test___riscv_vrsub_mu(vbool4_t mask,vint8m2_t merge,vint8m2_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,31); +} + + +vint8m4_t test___riscv_vrsub_mu(vbool2_t mask,vint8m4_t merge,vint8m4_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,31); +} + + +vint8m8_t test___riscv_vrsub_mu(vbool1_t mask,vint8m8_t merge,vint8m8_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,31); +} + + +vint16mf4_t test___riscv_vrsub_mu(vbool64_t mask,vint16mf4_t merge,vint16mf4_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,31); +} + + +vint16mf2_t test___riscv_vrsub_mu(vbool32_t mask,vint16mf2_t merge,vint16mf2_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,31); +} + + +vint16m1_t test___riscv_vrsub_mu(vbool16_t mask,vint16m1_t merge,vint16m1_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,31); +} + + +vint16m2_t test___riscv_vrsub_mu(vbool8_t mask,vint16m2_t merge,vint16m2_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,31); +} + + +vint16m4_t test___riscv_vrsub_mu(vbool4_t mask,vint16m4_t merge,vint16m4_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,31); +} + + +vint16m8_t test___riscv_vrsub_mu(vbool2_t mask,vint16m8_t merge,vint16m8_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,31); +} + + +vint32mf2_t test___riscv_vrsub_mu(vbool64_t mask,vint32mf2_t merge,vint32mf2_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,31); +} + + +vint32m1_t test___riscv_vrsub_mu(vbool32_t mask,vint32m1_t merge,vint32m1_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,31); +} + + +vint32m2_t test___riscv_vrsub_mu(vbool16_t mask,vint32m2_t merge,vint32m2_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,31); +} + + +vint32m4_t test___riscv_vrsub_mu(vbool8_t mask,vint32m4_t merge,vint32m4_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,31); +} + + +vint32m8_t test___riscv_vrsub_mu(vbool4_t mask,vint32m8_t merge,vint32m8_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,31); +} + + +vint64m1_t test___riscv_vrsub_mu(vbool64_t mask,vint64m1_t merge,vint64m1_t op1,int64_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,31); +} + + +vint64m2_t test___riscv_vrsub_mu(vbool32_t mask,vint64m2_t merge,vint64m2_t op1,int64_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,31); +} + + +vint64m4_t test___riscv_vrsub_mu(vbool16_t mask,vint64m4_t merge,vint64m4_t op1,int64_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,31); +} + + +vint64m8_t test___riscv_vrsub_mu(vbool8_t mask,vint64m8_t merge,vint64m8_t op1,int64_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,31); +} + + +vuint8mf8_t test___riscv_vrsub_mu(vbool64_t mask,vuint8mf8_t merge,vuint8mf8_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,31); +} + + +vuint8mf4_t test___riscv_vrsub_mu(vbool32_t mask,vuint8mf4_t merge,vuint8mf4_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,31); +} + + +vuint8mf2_t test___riscv_vrsub_mu(vbool16_t mask,vuint8mf2_t merge,vuint8mf2_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,31); +} + + +vuint8m1_t test___riscv_vrsub_mu(vbool8_t mask,vuint8m1_t merge,vuint8m1_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,31); +} + + +vuint8m2_t test___riscv_vrsub_mu(vbool4_t mask,vuint8m2_t merge,vuint8m2_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,31); +} + + +vuint8m4_t test___riscv_vrsub_mu(vbool2_t mask,vuint8m4_t merge,vuint8m4_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,31); +} + + +vuint8m8_t test___riscv_vrsub_mu(vbool1_t mask,vuint8m8_t merge,vuint8m8_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,31); +} + + +vuint16mf4_t test___riscv_vrsub_mu(vbool64_t mask,vuint16mf4_t merge,vuint16mf4_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,31); +} + + +vuint16mf2_t test___riscv_vrsub_mu(vbool32_t mask,vuint16mf2_t merge,vuint16mf2_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,31); +} + + +vuint16m1_t test___riscv_vrsub_mu(vbool16_t mask,vuint16m1_t merge,vuint16m1_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,31); +} + + +vuint16m2_t test___riscv_vrsub_mu(vbool8_t mask,vuint16m2_t merge,vuint16m2_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,31); +} + + +vuint16m4_t test___riscv_vrsub_mu(vbool4_t mask,vuint16m4_t merge,vuint16m4_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,31); +} + + +vuint16m8_t test___riscv_vrsub_mu(vbool2_t mask,vuint16m8_t merge,vuint16m8_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,31); +} + + +vuint32mf2_t test___riscv_vrsub_mu(vbool64_t mask,vuint32mf2_t merge,vuint32mf2_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,31); +} + + +vuint32m1_t test___riscv_vrsub_mu(vbool32_t mask,vuint32m1_t merge,vuint32m1_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,31); +} + + +vuint32m2_t test___riscv_vrsub_mu(vbool16_t mask,vuint32m2_t merge,vuint32m2_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,31); +} + + +vuint32m4_t test___riscv_vrsub_mu(vbool8_t mask,vuint32m4_t merge,vuint32m4_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,31); +} + + +vuint32m8_t test___riscv_vrsub_mu(vbool4_t mask,vuint32m8_t merge,vuint32m8_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,31); +} + + +vuint64m1_t test___riscv_vrsub_mu(vbool64_t mask,vuint64m1_t merge,vuint64m1_t op1,uint64_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,31); +} + + +vuint64m2_t test___riscv_vrsub_mu(vbool32_t mask,vuint64m2_t merge,vuint64m2_t op1,uint64_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,31); +} + + +vuint64m4_t test___riscv_vrsub_mu(vbool16_t mask,vuint64m4_t merge,vuint64m4_t op1,uint64_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,31); +} + + +vuint64m8_t test___riscv_vrsub_mu(vbool8_t mask,vuint64m8_t merge,vuint64m8_t op1,uint64_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,31); +} + + + +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*mf8,\s*t[au],\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*mf4,\s*t[au],\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*mf2,\s*t[au],\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m1,\s*t[au],\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m2,\s*t[au],\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m4,\s*t[au],\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m8,\s*t[au],\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*mf4,\s*t[au],\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*mf2,\s*t[au],\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m1,\s*t[au],\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m2,\s*t[au],\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m4,\s*t[au],\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m8,\s*t[au],\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*mf2,\s*t[au],\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m1,\s*t[au],\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m2,\s*t[au],\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m4,\s*t[au],\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m8,\s*t[au],\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e64,\s*m1,\s*t[au],\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e64,\s*m2,\s*t[au],\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e64,\s*m4,\s*t[au],\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e64,\s*m8,\s*t[au],\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ diff --git a/gcc/testsuite/g++.target/riscv/rvv/base/vrsub_vx_mu_rv64-3.C b/gcc/testsuite/g++.target/riscv/rvv/base/vrsub_vx_mu_rv64-3.C new file mode 100644 index 0000000..58a4c40 --- /dev/null +++ b/gcc/testsuite/g++.target/riscv/rvv/base/vrsub_vx_mu_rv64-3.C @@ -0,0 +1,292 @@ +/* { dg-do compile } */ +/* { dg-options "-march=rv64gcv -mabi=lp64d -O3 -fno-schedule-insns -fno-schedule-insns2" } */ + +#include "riscv_vector.h" + +vint8mf8_t test___riscv_vrsub_mu(vbool64_t mask,vint8mf8_t merge,vint8mf8_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,32); +} + + +vint8mf4_t test___riscv_vrsub_mu(vbool32_t mask,vint8mf4_t merge,vint8mf4_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,32); +} + + +vint8mf2_t test___riscv_vrsub_mu(vbool16_t mask,vint8mf2_t merge,vint8mf2_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,32); +} + + +vint8m1_t test___riscv_vrsub_mu(vbool8_t mask,vint8m1_t merge,vint8m1_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,32); +} + + +vint8m2_t test___riscv_vrsub_mu(vbool4_t mask,vint8m2_t merge,vint8m2_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,32); +} + + +vint8m4_t test___riscv_vrsub_mu(vbool2_t mask,vint8m4_t merge,vint8m4_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,32); +} + + +vint8m8_t test___riscv_vrsub_mu(vbool1_t mask,vint8m8_t merge,vint8m8_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,32); +} + + +vint16mf4_t test___riscv_vrsub_mu(vbool64_t mask,vint16mf4_t merge,vint16mf4_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,32); +} + + +vint16mf2_t test___riscv_vrsub_mu(vbool32_t mask,vint16mf2_t merge,vint16mf2_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,32); +} + + +vint16m1_t test___riscv_vrsub_mu(vbool16_t mask,vint16m1_t merge,vint16m1_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,32); +} + + +vint16m2_t test___riscv_vrsub_mu(vbool8_t mask,vint16m2_t merge,vint16m2_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,32); +} + + +vint16m4_t test___riscv_vrsub_mu(vbool4_t mask,vint16m4_t merge,vint16m4_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,32); +} + + +vint16m8_t test___riscv_vrsub_mu(vbool2_t mask,vint16m8_t merge,vint16m8_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,32); +} + + +vint32mf2_t test___riscv_vrsub_mu(vbool64_t mask,vint32mf2_t merge,vint32mf2_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,32); +} + + +vint32m1_t test___riscv_vrsub_mu(vbool32_t mask,vint32m1_t merge,vint32m1_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,32); +} + + +vint32m2_t test___riscv_vrsub_mu(vbool16_t mask,vint32m2_t merge,vint32m2_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,32); +} + + +vint32m4_t test___riscv_vrsub_mu(vbool8_t mask,vint32m4_t merge,vint32m4_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,32); +} + + +vint32m8_t test___riscv_vrsub_mu(vbool4_t mask,vint32m8_t merge,vint32m8_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,32); +} + + +vint64m1_t test___riscv_vrsub_mu(vbool64_t mask,vint64m1_t merge,vint64m1_t op1,int64_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,32); +} + + +vint64m2_t test___riscv_vrsub_mu(vbool32_t mask,vint64m2_t merge,vint64m2_t op1,int64_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,32); +} + + +vint64m4_t test___riscv_vrsub_mu(vbool16_t mask,vint64m4_t merge,vint64m4_t op1,int64_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,32); +} + + +vint64m8_t test___riscv_vrsub_mu(vbool8_t mask,vint64m8_t merge,vint64m8_t op1,int64_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,32); +} + + +vuint8mf8_t test___riscv_vrsub_mu(vbool64_t mask,vuint8mf8_t merge,vuint8mf8_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,32); +} + + +vuint8mf4_t test___riscv_vrsub_mu(vbool32_t mask,vuint8mf4_t merge,vuint8mf4_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,32); +} + + +vuint8mf2_t test___riscv_vrsub_mu(vbool16_t mask,vuint8mf2_t merge,vuint8mf2_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,32); +} + + +vuint8m1_t test___riscv_vrsub_mu(vbool8_t mask,vuint8m1_t merge,vuint8m1_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,32); +} + + +vuint8m2_t test___riscv_vrsub_mu(vbool4_t mask,vuint8m2_t merge,vuint8m2_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,32); +} + + +vuint8m4_t test___riscv_vrsub_mu(vbool2_t mask,vuint8m4_t merge,vuint8m4_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,32); +} + + +vuint8m8_t test___riscv_vrsub_mu(vbool1_t mask,vuint8m8_t merge,vuint8m8_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,32); +} + + +vuint16mf4_t test___riscv_vrsub_mu(vbool64_t mask,vuint16mf4_t merge,vuint16mf4_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,32); +} + + +vuint16mf2_t test___riscv_vrsub_mu(vbool32_t mask,vuint16mf2_t merge,vuint16mf2_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,32); +} + + +vuint16m1_t test___riscv_vrsub_mu(vbool16_t mask,vuint16m1_t merge,vuint16m1_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,32); +} + + +vuint16m2_t test___riscv_vrsub_mu(vbool8_t mask,vuint16m2_t merge,vuint16m2_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,32); +} + + +vuint16m4_t test___riscv_vrsub_mu(vbool4_t mask,vuint16m4_t merge,vuint16m4_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,32); +} + + +vuint16m8_t test___riscv_vrsub_mu(vbool2_t mask,vuint16m8_t merge,vuint16m8_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,32); +} + + +vuint32mf2_t test___riscv_vrsub_mu(vbool64_t mask,vuint32mf2_t merge,vuint32mf2_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,32); +} + + +vuint32m1_t test___riscv_vrsub_mu(vbool32_t mask,vuint32m1_t merge,vuint32m1_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,32); +} + + +vuint32m2_t test___riscv_vrsub_mu(vbool16_t mask,vuint32m2_t merge,vuint32m2_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,32); +} + + +vuint32m4_t test___riscv_vrsub_mu(vbool8_t mask,vuint32m4_t merge,vuint32m4_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,32); +} + + +vuint32m8_t test___riscv_vrsub_mu(vbool4_t mask,vuint32m8_t merge,vuint32m8_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,32); +} + + +vuint64m1_t test___riscv_vrsub_mu(vbool64_t mask,vuint64m1_t merge,vuint64m1_t op1,uint64_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,32); +} + + +vuint64m2_t test___riscv_vrsub_mu(vbool32_t mask,vuint64m2_t merge,vuint64m2_t op1,uint64_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,32); +} + + +vuint64m4_t test___riscv_vrsub_mu(vbool16_t mask,vuint64m4_t merge,vuint64m4_t op1,uint64_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,32); +} + + +vuint64m8_t test___riscv_vrsub_mu(vbool8_t mask,vuint64m8_t merge,vuint64m8_t op1,uint64_t op2,size_t vl) +{ + return __riscv_vrsub_mu(mask,merge,op1,op2,32); +} + + + +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf8,\s*t[au],\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf4,\s*t[au],\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf2,\s*t[au],\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m1,\s*t[au],\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m2,\s*t[au],\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m4,\s*t[au],\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m8,\s*t[au],\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf4,\s*t[au],\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf2,\s*t[au],\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m1,\s*t[au],\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m2,\s*t[au],\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m4,\s*t[au],\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m8,\s*t[au],\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*mf2,\s*t[au],\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m1,\s*t[au],\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m2,\s*t[au],\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m4,\s*t[au],\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m8,\s*t[au],\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m1,\s*t[au],\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m2,\s*t[au],\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m4,\s*t[au],\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m8,\s*t[au],\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ diff --git a/gcc/testsuite/g++.target/riscv/rvv/base/vrsub_vx_rv32-1.C b/gcc/testsuite/g++.target/riscv/rvv/base/vrsub_vx_rv32-1.C new file mode 100644 index 0000000..09a3170 --- /dev/null +++ b/gcc/testsuite/g++.target/riscv/rvv/base/vrsub_vx_rv32-1.C @@ -0,0 +1,572 @@ +/* { dg-do compile } */ +/* { dg-options "-march=rv32gcv -mabi=ilp32d -O3 -fno-schedule-insns -fno-schedule-insns2" } */ + +#include "riscv_vector.h" + +vint8mf8_t test___riscv_vrsub(vint8mf8_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,vl); +} + + +vint8mf4_t test___riscv_vrsub(vint8mf4_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,vl); +} + + +vint8mf2_t test___riscv_vrsub(vint8mf2_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,vl); +} + + +vint8m1_t test___riscv_vrsub(vint8m1_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,vl); +} + + +vint8m2_t test___riscv_vrsub(vint8m2_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,vl); +} + + +vint8m4_t test___riscv_vrsub(vint8m4_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,vl); +} + + +vint8m8_t test___riscv_vrsub(vint8m8_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,vl); +} + + +vint16mf4_t test___riscv_vrsub(vint16mf4_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,vl); +} + + +vint16mf2_t test___riscv_vrsub(vint16mf2_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,vl); +} + + +vint16m1_t test___riscv_vrsub(vint16m1_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,vl); +} + + +vint16m2_t test___riscv_vrsub(vint16m2_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,vl); +} + + +vint16m4_t test___riscv_vrsub(vint16m4_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,vl); +} + + +vint16m8_t test___riscv_vrsub(vint16m8_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,vl); +} + + +vint32mf2_t test___riscv_vrsub(vint32mf2_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,vl); +} + + +vint32m1_t test___riscv_vrsub(vint32m1_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,vl); +} + + +vint32m2_t test___riscv_vrsub(vint32m2_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,vl); +} + + +vint32m4_t test___riscv_vrsub(vint32m4_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,vl); +} + + +vint32m8_t test___riscv_vrsub(vint32m8_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,vl); +} + + +vint64m1_t test___riscv_vrsub(vint64m1_t op1,int64_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,vl); +} + + +vint64m2_t test___riscv_vrsub(vint64m2_t op1,int64_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,vl); +} + + +vint64m4_t test___riscv_vrsub(vint64m4_t op1,int64_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,vl); +} + + +vint64m8_t test___riscv_vrsub(vint64m8_t op1,int64_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,vl); +} + + +vuint8mf8_t test___riscv_vrsub(vuint8mf8_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,vl); +} + + +vuint8mf4_t test___riscv_vrsub(vuint8mf4_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,vl); +} + + +vuint8mf2_t test___riscv_vrsub(vuint8mf2_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,vl); +} + + +vuint8m1_t test___riscv_vrsub(vuint8m1_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,vl); +} + + +vuint8m2_t test___riscv_vrsub(vuint8m2_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,vl); +} + + +vuint8m4_t test___riscv_vrsub(vuint8m4_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,vl); +} + + +vuint8m8_t test___riscv_vrsub(vuint8m8_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,vl); +} + + +vuint16mf4_t test___riscv_vrsub(vuint16mf4_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,vl); +} + + +vuint16mf2_t test___riscv_vrsub(vuint16mf2_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,vl); +} + + +vuint16m1_t test___riscv_vrsub(vuint16m1_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,vl); +} + + +vuint16m2_t test___riscv_vrsub(vuint16m2_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,vl); +} + + +vuint16m4_t test___riscv_vrsub(vuint16m4_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,vl); +} + + +vuint16m8_t test___riscv_vrsub(vuint16m8_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,vl); +} + + +vuint32mf2_t test___riscv_vrsub(vuint32mf2_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,vl); +} + + +vuint32m1_t test___riscv_vrsub(vuint32m1_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,vl); +} + + +vuint32m2_t test___riscv_vrsub(vuint32m2_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,vl); +} + + +vuint32m4_t test___riscv_vrsub(vuint32m4_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,vl); +} + + +vuint32m8_t test___riscv_vrsub(vuint32m8_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,vl); +} + + +vuint64m1_t test___riscv_vrsub(vuint64m1_t op1,uint64_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,vl); +} + + +vuint64m2_t test___riscv_vrsub(vuint64m2_t op1,uint64_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,vl); +} + + +vuint64m4_t test___riscv_vrsub(vuint64m4_t op1,uint64_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,vl); +} + + +vuint64m8_t test___riscv_vrsub(vuint64m8_t op1,uint64_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,vl); +} + + +vint8mf8_t test___riscv_vrsub(vbool64_t mask,vint8mf8_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,vl); +} + + +vint8mf4_t test___riscv_vrsub(vbool32_t mask,vint8mf4_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,vl); +} + + +vint8mf2_t test___riscv_vrsub(vbool16_t mask,vint8mf2_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,vl); +} + + +vint8m1_t test___riscv_vrsub(vbool8_t mask,vint8m1_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,vl); +} + + +vint8m2_t test___riscv_vrsub(vbool4_t mask,vint8m2_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,vl); +} + + +vint8m4_t test___riscv_vrsub(vbool2_t mask,vint8m4_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,vl); +} + + +vint8m8_t test___riscv_vrsub(vbool1_t mask,vint8m8_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,vl); +} + + +vint16mf4_t test___riscv_vrsub(vbool64_t mask,vint16mf4_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,vl); +} + + +vint16mf2_t test___riscv_vrsub(vbool32_t mask,vint16mf2_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,vl); +} + + +vint16m1_t test___riscv_vrsub(vbool16_t mask,vint16m1_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,vl); +} + + +vint16m2_t test___riscv_vrsub(vbool8_t mask,vint16m2_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,vl); +} + + +vint16m4_t test___riscv_vrsub(vbool4_t mask,vint16m4_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,vl); +} + + +vint16m8_t test___riscv_vrsub(vbool2_t mask,vint16m8_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,vl); +} + + +vint32mf2_t test___riscv_vrsub(vbool64_t mask,vint32mf2_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,vl); +} + + +vint32m1_t test___riscv_vrsub(vbool32_t mask,vint32m1_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,vl); +} + + +vint32m2_t test___riscv_vrsub(vbool16_t mask,vint32m2_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,vl); +} + + +vint32m4_t test___riscv_vrsub(vbool8_t mask,vint32m4_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,vl); +} + + +vint32m8_t test___riscv_vrsub(vbool4_t mask,vint32m8_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,vl); +} + + +vint64m1_t test___riscv_vrsub(vbool64_t mask,vint64m1_t op1,int64_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,vl); +} + + +vint64m2_t test___riscv_vrsub(vbool32_t mask,vint64m2_t op1,int64_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,vl); +} + + +vint64m4_t test___riscv_vrsub(vbool16_t mask,vint64m4_t op1,int64_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,vl); +} + + +vint64m8_t test___riscv_vrsub(vbool8_t mask,vint64m8_t op1,int64_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,vl); +} + + +vuint8mf8_t test___riscv_vrsub(vbool64_t mask,vuint8mf8_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,vl); +} + + +vuint8mf4_t test___riscv_vrsub(vbool32_t mask,vuint8mf4_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,vl); +} + + +vuint8mf2_t test___riscv_vrsub(vbool16_t mask,vuint8mf2_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,vl); +} + + +vuint8m1_t test___riscv_vrsub(vbool8_t mask,vuint8m1_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,vl); +} + + +vuint8m2_t test___riscv_vrsub(vbool4_t mask,vuint8m2_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,vl); +} + + +vuint8m4_t test___riscv_vrsub(vbool2_t mask,vuint8m4_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,vl); +} + + +vuint8m8_t test___riscv_vrsub(vbool1_t mask,vuint8m8_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,vl); +} + + +vuint16mf4_t test___riscv_vrsub(vbool64_t mask,vuint16mf4_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,vl); +} + + +vuint16mf2_t test___riscv_vrsub(vbool32_t mask,vuint16mf2_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,vl); +} + + +vuint16m1_t test___riscv_vrsub(vbool16_t mask,vuint16m1_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,vl); +} + + +vuint16m2_t test___riscv_vrsub(vbool8_t mask,vuint16m2_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,vl); +} + + +vuint16m4_t test___riscv_vrsub(vbool4_t mask,vuint16m4_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,vl); +} + + +vuint16m8_t test___riscv_vrsub(vbool2_t mask,vuint16m8_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,vl); +} + + +vuint32mf2_t test___riscv_vrsub(vbool64_t mask,vuint32mf2_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,vl); +} + + +vuint32m1_t test___riscv_vrsub(vbool32_t mask,vuint32m1_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,vl); +} + + +vuint32m2_t test___riscv_vrsub(vbool16_t mask,vuint32m2_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,vl); +} + + +vuint32m4_t test___riscv_vrsub(vbool8_t mask,vuint32m4_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,vl); +} + + +vuint32m8_t test___riscv_vrsub(vbool4_t mask,vuint32m8_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,vl); +} + + +vuint64m1_t test___riscv_vrsub(vbool64_t mask,vuint64m1_t op1,uint64_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,vl); +} + + +vuint64m2_t test___riscv_vrsub(vbool32_t mask,vuint64m2_t op1,uint64_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,vl); +} + + +vuint64m4_t test___riscv_vrsub(vbool16_t mask,vuint64m4_t op1,uint64_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,vl); +} + + +vuint64m8_t test___riscv_vrsub(vbool8_t mask,vuint64m8_t op1,uint64_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,vl); +} + + + +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf8,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf4,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf2,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m1,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m2,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m4,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m8,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf4,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf2,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m1,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m2,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m4,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m8,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*mf2,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m1,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m2,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m4,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m8,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsub\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+\s+} 8 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf8,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf4,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf2,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m1,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m2,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m4,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m8,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf4,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf2,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m1,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m2,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m4,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m8,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*mf2,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m1,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m2,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m4,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m8,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsub\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 8 } } */ diff --git a/gcc/testsuite/g++.target/riscv/rvv/base/vrsub_vx_rv32-2.C b/gcc/testsuite/g++.target/riscv/rvv/base/vrsub_vx_rv32-2.C new file mode 100644 index 0000000..c663506 --- /dev/null +++ b/gcc/testsuite/g++.target/riscv/rvv/base/vrsub_vx_rv32-2.C @@ -0,0 +1,572 @@ +/* { dg-do compile } */ +/* { dg-options "-march=rv32gcv -mabi=ilp32d -O3 -fno-schedule-insns -fno-schedule-insns2" } */ + +#include "riscv_vector.h" + +vint8mf8_t test___riscv_vrsub(vint8mf8_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,31); +} + + +vint8mf4_t test___riscv_vrsub(vint8mf4_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,31); +} + + +vint8mf2_t test___riscv_vrsub(vint8mf2_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,31); +} + + +vint8m1_t test___riscv_vrsub(vint8m1_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,31); +} + + +vint8m2_t test___riscv_vrsub(vint8m2_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,31); +} + + +vint8m4_t test___riscv_vrsub(vint8m4_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,31); +} + + +vint8m8_t test___riscv_vrsub(vint8m8_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,31); +} + + +vint16mf4_t test___riscv_vrsub(vint16mf4_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,31); +} + + +vint16mf2_t test___riscv_vrsub(vint16mf2_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,31); +} + + +vint16m1_t test___riscv_vrsub(vint16m1_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,31); +} + + +vint16m2_t test___riscv_vrsub(vint16m2_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,31); +} + + +vint16m4_t test___riscv_vrsub(vint16m4_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,31); +} + + +vint16m8_t test___riscv_vrsub(vint16m8_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,31); +} + + +vint32mf2_t test___riscv_vrsub(vint32mf2_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,31); +} + + +vint32m1_t test___riscv_vrsub(vint32m1_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,31); +} + + +vint32m2_t test___riscv_vrsub(vint32m2_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,31); +} + + +vint32m4_t test___riscv_vrsub(vint32m4_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,31); +} + + +vint32m8_t test___riscv_vrsub(vint32m8_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,31); +} + + +vint64m1_t test___riscv_vrsub(vint64m1_t op1,int64_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,31); +} + + +vint64m2_t test___riscv_vrsub(vint64m2_t op1,int64_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,31); +} + + +vint64m4_t test___riscv_vrsub(vint64m4_t op1,int64_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,31); +} + + +vint64m8_t test___riscv_vrsub(vint64m8_t op1,int64_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,31); +} + + +vuint8mf8_t test___riscv_vrsub(vuint8mf8_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,31); +} + + +vuint8mf4_t test___riscv_vrsub(vuint8mf4_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,31); +} + + +vuint8mf2_t test___riscv_vrsub(vuint8mf2_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,31); +} + + +vuint8m1_t test___riscv_vrsub(vuint8m1_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,31); +} + + +vuint8m2_t test___riscv_vrsub(vuint8m2_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,31); +} + + +vuint8m4_t test___riscv_vrsub(vuint8m4_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,31); +} + + +vuint8m8_t test___riscv_vrsub(vuint8m8_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,31); +} + + +vuint16mf4_t test___riscv_vrsub(vuint16mf4_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,31); +} + + +vuint16mf2_t test___riscv_vrsub(vuint16mf2_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,31); +} + + +vuint16m1_t test___riscv_vrsub(vuint16m1_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,31); +} + + +vuint16m2_t test___riscv_vrsub(vuint16m2_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,31); +} + + +vuint16m4_t test___riscv_vrsub(vuint16m4_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,31); +} + + +vuint16m8_t test___riscv_vrsub(vuint16m8_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,31); +} + + +vuint32mf2_t test___riscv_vrsub(vuint32mf2_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,31); +} + + +vuint32m1_t test___riscv_vrsub(vuint32m1_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,31); +} + + +vuint32m2_t test___riscv_vrsub(vuint32m2_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,31); +} + + +vuint32m4_t test___riscv_vrsub(vuint32m4_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,31); +} + + +vuint32m8_t test___riscv_vrsub(vuint32m8_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,31); +} + + +vuint64m1_t test___riscv_vrsub(vuint64m1_t op1,uint64_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,31); +} + + +vuint64m2_t test___riscv_vrsub(vuint64m2_t op1,uint64_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,31); +} + + +vuint64m4_t test___riscv_vrsub(vuint64m4_t op1,uint64_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,31); +} + + +vuint64m8_t test___riscv_vrsub(vuint64m8_t op1,uint64_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,31); +} + + +vint8mf8_t test___riscv_vrsub(vbool64_t mask,vint8mf8_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,31); +} + + +vint8mf4_t test___riscv_vrsub(vbool32_t mask,vint8mf4_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,31); +} + + +vint8mf2_t test___riscv_vrsub(vbool16_t mask,vint8mf2_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,31); +} + + +vint8m1_t test___riscv_vrsub(vbool8_t mask,vint8m1_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,31); +} + + +vint8m2_t test___riscv_vrsub(vbool4_t mask,vint8m2_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,31); +} + + +vint8m4_t test___riscv_vrsub(vbool2_t mask,vint8m4_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,31); +} + + +vint8m8_t test___riscv_vrsub(vbool1_t mask,vint8m8_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,31); +} + + +vint16mf4_t test___riscv_vrsub(vbool64_t mask,vint16mf4_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,31); +} + + +vint16mf2_t test___riscv_vrsub(vbool32_t mask,vint16mf2_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,31); +} + + +vint16m1_t test___riscv_vrsub(vbool16_t mask,vint16m1_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,31); +} + + +vint16m2_t test___riscv_vrsub(vbool8_t mask,vint16m2_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,31); +} + + +vint16m4_t test___riscv_vrsub(vbool4_t mask,vint16m4_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,31); +} + + +vint16m8_t test___riscv_vrsub(vbool2_t mask,vint16m8_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,31); +} + + +vint32mf2_t test___riscv_vrsub(vbool64_t mask,vint32mf2_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,31); +} + + +vint32m1_t test___riscv_vrsub(vbool32_t mask,vint32m1_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,31); +} + + +vint32m2_t test___riscv_vrsub(vbool16_t mask,vint32m2_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,31); +} + + +vint32m4_t test___riscv_vrsub(vbool8_t mask,vint32m4_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,31); +} + + +vint32m8_t test___riscv_vrsub(vbool4_t mask,vint32m8_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,31); +} + + +vint64m1_t test___riscv_vrsub(vbool64_t mask,vint64m1_t op1,int64_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,31); +} + + +vint64m2_t test___riscv_vrsub(vbool32_t mask,vint64m2_t op1,int64_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,31); +} + + +vint64m4_t test___riscv_vrsub(vbool16_t mask,vint64m4_t op1,int64_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,31); +} + + +vint64m8_t test___riscv_vrsub(vbool8_t mask,vint64m8_t op1,int64_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,31); +} + + +vuint8mf8_t test___riscv_vrsub(vbool64_t mask,vuint8mf8_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,31); +} + + +vuint8mf4_t test___riscv_vrsub(vbool32_t mask,vuint8mf4_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,31); +} + + +vuint8mf2_t test___riscv_vrsub(vbool16_t mask,vuint8mf2_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,31); +} + + +vuint8m1_t test___riscv_vrsub(vbool8_t mask,vuint8m1_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,31); +} + + +vuint8m2_t test___riscv_vrsub(vbool4_t mask,vuint8m2_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,31); +} + + +vuint8m4_t test___riscv_vrsub(vbool2_t mask,vuint8m4_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,31); +} + + +vuint8m8_t test___riscv_vrsub(vbool1_t mask,vuint8m8_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,31); +} + + +vuint16mf4_t test___riscv_vrsub(vbool64_t mask,vuint16mf4_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,31); +} + + +vuint16mf2_t test___riscv_vrsub(vbool32_t mask,vuint16mf2_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,31); +} + + +vuint16m1_t test___riscv_vrsub(vbool16_t mask,vuint16m1_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,31); +} + + +vuint16m2_t test___riscv_vrsub(vbool8_t mask,vuint16m2_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,31); +} + + +vuint16m4_t test___riscv_vrsub(vbool4_t mask,vuint16m4_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,31); +} + + +vuint16m8_t test___riscv_vrsub(vbool2_t mask,vuint16m8_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,31); +} + + +vuint32mf2_t test___riscv_vrsub(vbool64_t mask,vuint32mf2_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,31); +} + + +vuint32m1_t test___riscv_vrsub(vbool32_t mask,vuint32m1_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,31); +} + + +vuint32m2_t test___riscv_vrsub(vbool16_t mask,vuint32m2_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,31); +} + + +vuint32m4_t test___riscv_vrsub(vbool8_t mask,vuint32m4_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,31); +} + + +vuint32m8_t test___riscv_vrsub(vbool4_t mask,vuint32m8_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,31); +} + + +vuint64m1_t test___riscv_vrsub(vbool64_t mask,vuint64m1_t op1,uint64_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,31); +} + + +vuint64m2_t test___riscv_vrsub(vbool32_t mask,vuint64m2_t op1,uint64_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,31); +} + + +vuint64m4_t test___riscv_vrsub(vbool16_t mask,vuint64m4_t op1,uint64_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,31); +} + + +vuint64m8_t test___riscv_vrsub(vbool8_t mask,vuint64m8_t op1,uint64_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,31); +} + + + +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*mf8,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*mf4,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*mf2,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m1,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m2,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m4,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m8,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*mf4,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*mf2,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m1,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m2,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m4,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m8,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*mf2,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m1,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m2,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m4,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m8,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsub\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+\s+} 8 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*mf8,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*mf4,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*mf2,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m1,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m2,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m4,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m8,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*mf4,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*mf2,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m1,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m2,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m4,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m8,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*mf2,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m1,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m2,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m4,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m8,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsub\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 8 } } */ diff --git a/gcc/testsuite/g++.target/riscv/rvv/base/vrsub_vx_rv32-3.C b/gcc/testsuite/g++.target/riscv/rvv/base/vrsub_vx_rv32-3.C new file mode 100644 index 0000000..0e23ae7 --- /dev/null +++ b/gcc/testsuite/g++.target/riscv/rvv/base/vrsub_vx_rv32-3.C @@ -0,0 +1,572 @@ +/* { dg-do compile } */ +/* { dg-options "-march=rv32gcv -mabi=ilp32d -O3 -fno-schedule-insns -fno-schedule-insns2" } */ + +#include "riscv_vector.h" + +vint8mf8_t test___riscv_vrsub(vint8mf8_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,32); +} + + +vint8mf4_t test___riscv_vrsub(vint8mf4_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,32); +} + + +vint8mf2_t test___riscv_vrsub(vint8mf2_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,32); +} + + +vint8m1_t test___riscv_vrsub(vint8m1_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,32); +} + + +vint8m2_t test___riscv_vrsub(vint8m2_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,32); +} + + +vint8m4_t test___riscv_vrsub(vint8m4_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,32); +} + + +vint8m8_t test___riscv_vrsub(vint8m8_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,32); +} + + +vint16mf4_t test___riscv_vrsub(vint16mf4_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,32); +} + + +vint16mf2_t test___riscv_vrsub(vint16mf2_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,32); +} + + +vint16m1_t test___riscv_vrsub(vint16m1_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,32); +} + + +vint16m2_t test___riscv_vrsub(vint16m2_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,32); +} + + +vint16m4_t test___riscv_vrsub(vint16m4_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,32); +} + + +vint16m8_t test___riscv_vrsub(vint16m8_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,32); +} + + +vint32mf2_t test___riscv_vrsub(vint32mf2_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,32); +} + + +vint32m1_t test___riscv_vrsub(vint32m1_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,32); +} + + +vint32m2_t test___riscv_vrsub(vint32m2_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,32); +} + + +vint32m4_t test___riscv_vrsub(vint32m4_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,32); +} + + +vint32m8_t test___riscv_vrsub(vint32m8_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,32); +} + + +vint64m1_t test___riscv_vrsub(vint64m1_t op1,int64_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,32); +} + + +vint64m2_t test___riscv_vrsub(vint64m2_t op1,int64_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,32); +} + + +vint64m4_t test___riscv_vrsub(vint64m4_t op1,int64_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,32); +} + + +vint64m8_t test___riscv_vrsub(vint64m8_t op1,int64_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,32); +} + + +vuint8mf8_t test___riscv_vrsub(vuint8mf8_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,32); +} + + +vuint8mf4_t test___riscv_vrsub(vuint8mf4_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,32); +} + + +vuint8mf2_t test___riscv_vrsub(vuint8mf2_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,32); +} + + +vuint8m1_t test___riscv_vrsub(vuint8m1_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,32); +} + + +vuint8m2_t test___riscv_vrsub(vuint8m2_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,32); +} + + +vuint8m4_t test___riscv_vrsub(vuint8m4_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,32); +} + + +vuint8m8_t test___riscv_vrsub(vuint8m8_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,32); +} + + +vuint16mf4_t test___riscv_vrsub(vuint16mf4_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,32); +} + + +vuint16mf2_t test___riscv_vrsub(vuint16mf2_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,32); +} + + +vuint16m1_t test___riscv_vrsub(vuint16m1_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,32); +} + + +vuint16m2_t test___riscv_vrsub(vuint16m2_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,32); +} + + +vuint16m4_t test___riscv_vrsub(vuint16m4_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,32); +} + + +vuint16m8_t test___riscv_vrsub(vuint16m8_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,32); +} + + +vuint32mf2_t test___riscv_vrsub(vuint32mf2_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,32); +} + + +vuint32m1_t test___riscv_vrsub(vuint32m1_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,32); +} + + +vuint32m2_t test___riscv_vrsub(vuint32m2_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,32); +} + + +vuint32m4_t test___riscv_vrsub(vuint32m4_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,32); +} + + +vuint32m8_t test___riscv_vrsub(vuint32m8_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,32); +} + + +vuint64m1_t test___riscv_vrsub(vuint64m1_t op1,uint64_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,32); +} + + +vuint64m2_t test___riscv_vrsub(vuint64m2_t op1,uint64_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,32); +} + + +vuint64m4_t test___riscv_vrsub(vuint64m4_t op1,uint64_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,32); +} + + +vuint64m8_t test___riscv_vrsub(vuint64m8_t op1,uint64_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,32); +} + + +vint8mf8_t test___riscv_vrsub(vbool64_t mask,vint8mf8_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,32); +} + + +vint8mf4_t test___riscv_vrsub(vbool32_t mask,vint8mf4_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,32); +} + + +vint8mf2_t test___riscv_vrsub(vbool16_t mask,vint8mf2_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,32); +} + + +vint8m1_t test___riscv_vrsub(vbool8_t mask,vint8m1_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,32); +} + + +vint8m2_t test___riscv_vrsub(vbool4_t mask,vint8m2_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,32); +} + + +vint8m4_t test___riscv_vrsub(vbool2_t mask,vint8m4_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,32); +} + + +vint8m8_t test___riscv_vrsub(vbool1_t mask,vint8m8_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,32); +} + + +vint16mf4_t test___riscv_vrsub(vbool64_t mask,vint16mf4_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,32); +} + + +vint16mf2_t test___riscv_vrsub(vbool32_t mask,vint16mf2_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,32); +} + + +vint16m1_t test___riscv_vrsub(vbool16_t mask,vint16m1_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,32); +} + + +vint16m2_t test___riscv_vrsub(vbool8_t mask,vint16m2_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,32); +} + + +vint16m4_t test___riscv_vrsub(vbool4_t mask,vint16m4_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,32); +} + + +vint16m8_t test___riscv_vrsub(vbool2_t mask,vint16m8_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,32); +} + + +vint32mf2_t test___riscv_vrsub(vbool64_t mask,vint32mf2_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,32); +} + + +vint32m1_t test___riscv_vrsub(vbool32_t mask,vint32m1_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,32); +} + + +vint32m2_t test___riscv_vrsub(vbool16_t mask,vint32m2_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,32); +} + + +vint32m4_t test___riscv_vrsub(vbool8_t mask,vint32m4_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,32); +} + + +vint32m8_t test___riscv_vrsub(vbool4_t mask,vint32m8_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,32); +} + + +vint64m1_t test___riscv_vrsub(vbool64_t mask,vint64m1_t op1,int64_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,32); +} + + +vint64m2_t test___riscv_vrsub(vbool32_t mask,vint64m2_t op1,int64_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,32); +} + + +vint64m4_t test___riscv_vrsub(vbool16_t mask,vint64m4_t op1,int64_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,32); +} + + +vint64m8_t test___riscv_vrsub(vbool8_t mask,vint64m8_t op1,int64_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,32); +} + + +vuint8mf8_t test___riscv_vrsub(vbool64_t mask,vuint8mf8_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,32); +} + + +vuint8mf4_t test___riscv_vrsub(vbool32_t mask,vuint8mf4_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,32); +} + + +vuint8mf2_t test___riscv_vrsub(vbool16_t mask,vuint8mf2_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,32); +} + + +vuint8m1_t test___riscv_vrsub(vbool8_t mask,vuint8m1_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,32); +} + + +vuint8m2_t test___riscv_vrsub(vbool4_t mask,vuint8m2_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,32); +} + + +vuint8m4_t test___riscv_vrsub(vbool2_t mask,vuint8m4_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,32); +} + + +vuint8m8_t test___riscv_vrsub(vbool1_t mask,vuint8m8_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,32); +} + + +vuint16mf4_t test___riscv_vrsub(vbool64_t mask,vuint16mf4_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,32); +} + + +vuint16mf2_t test___riscv_vrsub(vbool32_t mask,vuint16mf2_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,32); +} + + +vuint16m1_t test___riscv_vrsub(vbool16_t mask,vuint16m1_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,32); +} + + +vuint16m2_t test___riscv_vrsub(vbool8_t mask,vuint16m2_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,32); +} + + +vuint16m4_t test___riscv_vrsub(vbool4_t mask,vuint16m4_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,32); +} + + +vuint16m8_t test___riscv_vrsub(vbool2_t mask,vuint16m8_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,32); +} + + +vuint32mf2_t test___riscv_vrsub(vbool64_t mask,vuint32mf2_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,32); +} + + +vuint32m1_t test___riscv_vrsub(vbool32_t mask,vuint32m1_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,32); +} + + +vuint32m2_t test___riscv_vrsub(vbool16_t mask,vuint32m2_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,32); +} + + +vuint32m4_t test___riscv_vrsub(vbool8_t mask,vuint32m4_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,32); +} + + +vuint32m8_t test___riscv_vrsub(vbool4_t mask,vuint32m8_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,32); +} + + +vuint64m1_t test___riscv_vrsub(vbool64_t mask,vuint64m1_t op1,uint64_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,32); +} + + +vuint64m2_t test___riscv_vrsub(vbool32_t mask,vuint64m2_t op1,uint64_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,32); +} + + +vuint64m4_t test___riscv_vrsub(vbool16_t mask,vuint64m4_t op1,uint64_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,32); +} + + +vuint64m8_t test___riscv_vrsub(vbool8_t mask,vuint64m8_t op1,uint64_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,32); +} + + + +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf8,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf4,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf2,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m1,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m2,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m4,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m8,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf4,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf2,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m1,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m2,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m4,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m8,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*mf2,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m1,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m2,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m4,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m8,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsub\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+\s+} 8 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf8,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf4,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf2,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m1,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m2,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m4,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m8,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf4,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf2,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m1,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m2,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m4,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m8,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*mf2,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m1,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m2,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m4,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m8,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsub\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 8 } } */ diff --git a/gcc/testsuite/g++.target/riscv/rvv/base/vrsub_vx_rv64-1.C b/gcc/testsuite/g++.target/riscv/rvv/base/vrsub_vx_rv64-1.C new file mode 100644 index 0000000..7d0e91a --- /dev/null +++ b/gcc/testsuite/g++.target/riscv/rvv/base/vrsub_vx_rv64-1.C @@ -0,0 +1,578 @@ +/* { dg-do compile } */ +/* { dg-options "-march=rv64gcv -mabi=lp64d -O3 -fno-schedule-insns -fno-schedule-insns2" } */ + +#include "riscv_vector.h" + +vint8mf8_t test___riscv_vrsub(vint8mf8_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,vl); +} + + +vint8mf4_t test___riscv_vrsub(vint8mf4_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,vl); +} + + +vint8mf2_t test___riscv_vrsub(vint8mf2_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,vl); +} + + +vint8m1_t test___riscv_vrsub(vint8m1_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,vl); +} + + +vint8m2_t test___riscv_vrsub(vint8m2_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,vl); +} + + +vint8m4_t test___riscv_vrsub(vint8m4_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,vl); +} + + +vint8m8_t test___riscv_vrsub(vint8m8_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,vl); +} + + +vint16mf4_t test___riscv_vrsub(vint16mf4_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,vl); +} + + +vint16mf2_t test___riscv_vrsub(vint16mf2_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,vl); +} + + +vint16m1_t test___riscv_vrsub(vint16m1_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,vl); +} + + +vint16m2_t test___riscv_vrsub(vint16m2_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,vl); +} + + +vint16m4_t test___riscv_vrsub(vint16m4_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,vl); +} + + +vint16m8_t test___riscv_vrsub(vint16m8_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,vl); +} + + +vint32mf2_t test___riscv_vrsub(vint32mf2_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,vl); +} + + +vint32m1_t test___riscv_vrsub(vint32m1_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,vl); +} + + +vint32m2_t test___riscv_vrsub(vint32m2_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,vl); +} + + +vint32m4_t test___riscv_vrsub(vint32m4_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,vl); +} + + +vint32m8_t test___riscv_vrsub(vint32m8_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,vl); +} + + +vint64m1_t test___riscv_vrsub(vint64m1_t op1,int64_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,vl); +} + + +vint64m2_t test___riscv_vrsub(vint64m2_t op1,int64_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,vl); +} + + +vint64m4_t test___riscv_vrsub(vint64m4_t op1,int64_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,vl); +} + + +vint64m8_t test___riscv_vrsub(vint64m8_t op1,int64_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,vl); +} + + +vuint8mf8_t test___riscv_vrsub(vuint8mf8_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,vl); +} + + +vuint8mf4_t test___riscv_vrsub(vuint8mf4_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,vl); +} + + +vuint8mf2_t test___riscv_vrsub(vuint8mf2_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,vl); +} + + +vuint8m1_t test___riscv_vrsub(vuint8m1_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,vl); +} + + +vuint8m2_t test___riscv_vrsub(vuint8m2_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,vl); +} + + +vuint8m4_t test___riscv_vrsub(vuint8m4_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,vl); +} + + +vuint8m8_t test___riscv_vrsub(vuint8m8_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,vl); +} + + +vuint16mf4_t test___riscv_vrsub(vuint16mf4_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,vl); +} + + +vuint16mf2_t test___riscv_vrsub(vuint16mf2_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,vl); +} + + +vuint16m1_t test___riscv_vrsub(vuint16m1_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,vl); +} + + +vuint16m2_t test___riscv_vrsub(vuint16m2_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,vl); +} + + +vuint16m4_t test___riscv_vrsub(vuint16m4_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,vl); +} + + +vuint16m8_t test___riscv_vrsub(vuint16m8_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,vl); +} + + +vuint32mf2_t test___riscv_vrsub(vuint32mf2_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,vl); +} + + +vuint32m1_t test___riscv_vrsub(vuint32m1_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,vl); +} + + +vuint32m2_t test___riscv_vrsub(vuint32m2_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,vl); +} + + +vuint32m4_t test___riscv_vrsub(vuint32m4_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,vl); +} + + +vuint32m8_t test___riscv_vrsub(vuint32m8_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,vl); +} + + +vuint64m1_t test___riscv_vrsub(vuint64m1_t op1,uint64_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,vl); +} + + +vuint64m2_t test___riscv_vrsub(vuint64m2_t op1,uint64_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,vl); +} + + +vuint64m4_t test___riscv_vrsub(vuint64m4_t op1,uint64_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,vl); +} + + +vuint64m8_t test___riscv_vrsub(vuint64m8_t op1,uint64_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,vl); +} + + +vint8mf8_t test___riscv_vrsub(vbool64_t mask,vint8mf8_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,vl); +} + + +vint8mf4_t test___riscv_vrsub(vbool32_t mask,vint8mf4_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,vl); +} + + +vint8mf2_t test___riscv_vrsub(vbool16_t mask,vint8mf2_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,vl); +} + + +vint8m1_t test___riscv_vrsub(vbool8_t mask,vint8m1_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,vl); +} + + +vint8m2_t test___riscv_vrsub(vbool4_t mask,vint8m2_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,vl); +} + + +vint8m4_t test___riscv_vrsub(vbool2_t mask,vint8m4_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,vl); +} + + +vint8m8_t test___riscv_vrsub(vbool1_t mask,vint8m8_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,vl); +} + + +vint16mf4_t test___riscv_vrsub(vbool64_t mask,vint16mf4_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,vl); +} + + +vint16mf2_t test___riscv_vrsub(vbool32_t mask,vint16mf2_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,vl); +} + + +vint16m1_t test___riscv_vrsub(vbool16_t mask,vint16m1_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,vl); +} + + +vint16m2_t test___riscv_vrsub(vbool8_t mask,vint16m2_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,vl); +} + + +vint16m4_t test___riscv_vrsub(vbool4_t mask,vint16m4_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,vl); +} + + +vint16m8_t test___riscv_vrsub(vbool2_t mask,vint16m8_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,vl); +} + + +vint32mf2_t test___riscv_vrsub(vbool64_t mask,vint32mf2_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,vl); +} + + +vint32m1_t test___riscv_vrsub(vbool32_t mask,vint32m1_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,vl); +} + + +vint32m2_t test___riscv_vrsub(vbool16_t mask,vint32m2_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,vl); +} + + +vint32m4_t test___riscv_vrsub(vbool8_t mask,vint32m4_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,vl); +} + + +vint32m8_t test___riscv_vrsub(vbool4_t mask,vint32m8_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,vl); +} + + +vint64m1_t test___riscv_vrsub(vbool64_t mask,vint64m1_t op1,int64_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,vl); +} + + +vint64m2_t test___riscv_vrsub(vbool32_t mask,vint64m2_t op1,int64_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,vl); +} + + +vint64m4_t test___riscv_vrsub(vbool16_t mask,vint64m4_t op1,int64_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,vl); +} + + +vint64m8_t test___riscv_vrsub(vbool8_t mask,vint64m8_t op1,int64_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,vl); +} + + +vuint8mf8_t test___riscv_vrsub(vbool64_t mask,vuint8mf8_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,vl); +} + + +vuint8mf4_t test___riscv_vrsub(vbool32_t mask,vuint8mf4_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,vl); +} + + +vuint8mf2_t test___riscv_vrsub(vbool16_t mask,vuint8mf2_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,vl); +} + + +vuint8m1_t test___riscv_vrsub(vbool8_t mask,vuint8m1_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,vl); +} + + +vuint8m2_t test___riscv_vrsub(vbool4_t mask,vuint8m2_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,vl); +} + + +vuint8m4_t test___riscv_vrsub(vbool2_t mask,vuint8m4_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,vl); +} + + +vuint8m8_t test___riscv_vrsub(vbool1_t mask,vuint8m8_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,vl); +} + + +vuint16mf4_t test___riscv_vrsub(vbool64_t mask,vuint16mf4_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,vl); +} + + +vuint16mf2_t test___riscv_vrsub(vbool32_t mask,vuint16mf2_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,vl); +} + + +vuint16m1_t test___riscv_vrsub(vbool16_t mask,vuint16m1_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,vl); +} + + +vuint16m2_t test___riscv_vrsub(vbool8_t mask,vuint16m2_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,vl); +} + + +vuint16m4_t test___riscv_vrsub(vbool4_t mask,vuint16m4_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,vl); +} + + +vuint16m8_t test___riscv_vrsub(vbool2_t mask,vuint16m8_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,vl); +} + + +vuint32mf2_t test___riscv_vrsub(vbool64_t mask,vuint32mf2_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,vl); +} + + +vuint32m1_t test___riscv_vrsub(vbool32_t mask,vuint32m1_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,vl); +} + + +vuint32m2_t test___riscv_vrsub(vbool16_t mask,vuint32m2_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,vl); +} + + +vuint32m4_t test___riscv_vrsub(vbool8_t mask,vuint32m4_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,vl); +} + + +vuint32m8_t test___riscv_vrsub(vbool4_t mask,vuint32m8_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,vl); +} + + +vuint64m1_t test___riscv_vrsub(vbool64_t mask,vuint64m1_t op1,uint64_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,vl); +} + + +vuint64m2_t test___riscv_vrsub(vbool32_t mask,vuint64m2_t op1,uint64_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,vl); +} + + +vuint64m4_t test___riscv_vrsub(vbool16_t mask,vuint64m4_t op1,uint64_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,vl); +} + + +vuint64m8_t test___riscv_vrsub(vbool8_t mask,vuint64m8_t op1,uint64_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,vl); +} + + + +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf8,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf4,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf2,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m1,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m2,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m4,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m8,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf4,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf2,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m1,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m2,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m4,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m8,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*mf2,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m1,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m2,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m4,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m8,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m1,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m2,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m4,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m8,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf8,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf4,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf2,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m1,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m2,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m4,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m8,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf4,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf2,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m1,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m2,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m4,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m8,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*mf2,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m1,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m2,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m4,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m8,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m1,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m2,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m4,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m8,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ diff --git a/gcc/testsuite/g++.target/riscv/rvv/base/vrsub_vx_rv64-2.C b/gcc/testsuite/g++.target/riscv/rvv/base/vrsub_vx_rv64-2.C new file mode 100644 index 0000000..69eaa5e --- /dev/null +++ b/gcc/testsuite/g++.target/riscv/rvv/base/vrsub_vx_rv64-2.C @@ -0,0 +1,578 @@ +/* { dg-do compile } */ +/* { dg-options "-march=rv64gcv -mabi=lp64d -O3 -fno-schedule-insns -fno-schedule-insns2" } */ + +#include "riscv_vector.h" + +vint8mf8_t test___riscv_vrsub(vint8mf8_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,31); +} + + +vint8mf4_t test___riscv_vrsub(vint8mf4_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,31); +} + + +vint8mf2_t test___riscv_vrsub(vint8mf2_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,31); +} + + +vint8m1_t test___riscv_vrsub(vint8m1_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,31); +} + + +vint8m2_t test___riscv_vrsub(vint8m2_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,31); +} + + +vint8m4_t test___riscv_vrsub(vint8m4_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,31); +} + + +vint8m8_t test___riscv_vrsub(vint8m8_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,31); +} + + +vint16mf4_t test___riscv_vrsub(vint16mf4_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,31); +} + + +vint16mf2_t test___riscv_vrsub(vint16mf2_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,31); +} + + +vint16m1_t test___riscv_vrsub(vint16m1_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,31); +} + + +vint16m2_t test___riscv_vrsub(vint16m2_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,31); +} + + +vint16m4_t test___riscv_vrsub(vint16m4_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,31); +} + + +vint16m8_t test___riscv_vrsub(vint16m8_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,31); +} + + +vint32mf2_t test___riscv_vrsub(vint32mf2_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,31); +} + + +vint32m1_t test___riscv_vrsub(vint32m1_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,31); +} + + +vint32m2_t test___riscv_vrsub(vint32m2_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,31); +} + + +vint32m4_t test___riscv_vrsub(vint32m4_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,31); +} + + +vint32m8_t test___riscv_vrsub(vint32m8_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,31); +} + + +vint64m1_t test___riscv_vrsub(vint64m1_t op1,int64_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,31); +} + + +vint64m2_t test___riscv_vrsub(vint64m2_t op1,int64_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,31); +} + + +vint64m4_t test___riscv_vrsub(vint64m4_t op1,int64_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,31); +} + + +vint64m8_t test___riscv_vrsub(vint64m8_t op1,int64_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,31); +} + + +vuint8mf8_t test___riscv_vrsub(vuint8mf8_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,31); +} + + +vuint8mf4_t test___riscv_vrsub(vuint8mf4_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,31); +} + + +vuint8mf2_t test___riscv_vrsub(vuint8mf2_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,31); +} + + +vuint8m1_t test___riscv_vrsub(vuint8m1_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,31); +} + + +vuint8m2_t test___riscv_vrsub(vuint8m2_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,31); +} + + +vuint8m4_t test___riscv_vrsub(vuint8m4_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,31); +} + + +vuint8m8_t test___riscv_vrsub(vuint8m8_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,31); +} + + +vuint16mf4_t test___riscv_vrsub(vuint16mf4_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,31); +} + + +vuint16mf2_t test___riscv_vrsub(vuint16mf2_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,31); +} + + +vuint16m1_t test___riscv_vrsub(vuint16m1_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,31); +} + + +vuint16m2_t test___riscv_vrsub(vuint16m2_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,31); +} + + +vuint16m4_t test___riscv_vrsub(vuint16m4_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,31); +} + + +vuint16m8_t test___riscv_vrsub(vuint16m8_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,31); +} + + +vuint32mf2_t test___riscv_vrsub(vuint32mf2_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,31); +} + + +vuint32m1_t test___riscv_vrsub(vuint32m1_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,31); +} + + +vuint32m2_t test___riscv_vrsub(vuint32m2_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,31); +} + + +vuint32m4_t test___riscv_vrsub(vuint32m4_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,31); +} + + +vuint32m8_t test___riscv_vrsub(vuint32m8_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,31); +} + + +vuint64m1_t test___riscv_vrsub(vuint64m1_t op1,uint64_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,31); +} + + +vuint64m2_t test___riscv_vrsub(vuint64m2_t op1,uint64_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,31); +} + + +vuint64m4_t test___riscv_vrsub(vuint64m4_t op1,uint64_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,31); +} + + +vuint64m8_t test___riscv_vrsub(vuint64m8_t op1,uint64_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,31); +} + + +vint8mf8_t test___riscv_vrsub(vbool64_t mask,vint8mf8_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,31); +} + + +vint8mf4_t test___riscv_vrsub(vbool32_t mask,vint8mf4_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,31); +} + + +vint8mf2_t test___riscv_vrsub(vbool16_t mask,vint8mf2_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,31); +} + + +vint8m1_t test___riscv_vrsub(vbool8_t mask,vint8m1_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,31); +} + + +vint8m2_t test___riscv_vrsub(vbool4_t mask,vint8m2_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,31); +} + + +vint8m4_t test___riscv_vrsub(vbool2_t mask,vint8m4_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,31); +} + + +vint8m8_t test___riscv_vrsub(vbool1_t mask,vint8m8_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,31); +} + + +vint16mf4_t test___riscv_vrsub(vbool64_t mask,vint16mf4_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,31); +} + + +vint16mf2_t test___riscv_vrsub(vbool32_t mask,vint16mf2_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,31); +} + + +vint16m1_t test___riscv_vrsub(vbool16_t mask,vint16m1_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,31); +} + + +vint16m2_t test___riscv_vrsub(vbool8_t mask,vint16m2_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,31); +} + + +vint16m4_t test___riscv_vrsub(vbool4_t mask,vint16m4_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,31); +} + + +vint16m8_t test___riscv_vrsub(vbool2_t mask,vint16m8_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,31); +} + + +vint32mf2_t test___riscv_vrsub(vbool64_t mask,vint32mf2_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,31); +} + + +vint32m1_t test___riscv_vrsub(vbool32_t mask,vint32m1_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,31); +} + + +vint32m2_t test___riscv_vrsub(vbool16_t mask,vint32m2_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,31); +} + + +vint32m4_t test___riscv_vrsub(vbool8_t mask,vint32m4_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,31); +} + + +vint32m8_t test___riscv_vrsub(vbool4_t mask,vint32m8_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,31); +} + + +vint64m1_t test___riscv_vrsub(vbool64_t mask,vint64m1_t op1,int64_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,31); +} + + +vint64m2_t test___riscv_vrsub(vbool32_t mask,vint64m2_t op1,int64_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,31); +} + + +vint64m4_t test___riscv_vrsub(vbool16_t mask,vint64m4_t op1,int64_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,31); +} + + +vint64m8_t test___riscv_vrsub(vbool8_t mask,vint64m8_t op1,int64_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,31); +} + + +vuint8mf8_t test___riscv_vrsub(vbool64_t mask,vuint8mf8_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,31); +} + + +vuint8mf4_t test___riscv_vrsub(vbool32_t mask,vuint8mf4_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,31); +} + + +vuint8mf2_t test___riscv_vrsub(vbool16_t mask,vuint8mf2_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,31); +} + + +vuint8m1_t test___riscv_vrsub(vbool8_t mask,vuint8m1_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,31); +} + + +vuint8m2_t test___riscv_vrsub(vbool4_t mask,vuint8m2_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,31); +} + + +vuint8m4_t test___riscv_vrsub(vbool2_t mask,vuint8m4_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,31); +} + + +vuint8m8_t test___riscv_vrsub(vbool1_t mask,vuint8m8_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,31); +} + + +vuint16mf4_t test___riscv_vrsub(vbool64_t mask,vuint16mf4_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,31); +} + + +vuint16mf2_t test___riscv_vrsub(vbool32_t mask,vuint16mf2_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,31); +} + + +vuint16m1_t test___riscv_vrsub(vbool16_t mask,vuint16m1_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,31); +} + + +vuint16m2_t test___riscv_vrsub(vbool8_t mask,vuint16m2_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,31); +} + + +vuint16m4_t test___riscv_vrsub(vbool4_t mask,vuint16m4_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,31); +} + + +vuint16m8_t test___riscv_vrsub(vbool2_t mask,vuint16m8_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,31); +} + + +vuint32mf2_t test___riscv_vrsub(vbool64_t mask,vuint32mf2_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,31); +} + + +vuint32m1_t test___riscv_vrsub(vbool32_t mask,vuint32m1_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,31); +} + + +vuint32m2_t test___riscv_vrsub(vbool16_t mask,vuint32m2_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,31); +} + + +vuint32m4_t test___riscv_vrsub(vbool8_t mask,vuint32m4_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,31); +} + + +vuint32m8_t test___riscv_vrsub(vbool4_t mask,vuint32m8_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,31); +} + + +vuint64m1_t test___riscv_vrsub(vbool64_t mask,vuint64m1_t op1,uint64_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,31); +} + + +vuint64m2_t test___riscv_vrsub(vbool32_t mask,vuint64m2_t op1,uint64_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,31); +} + + +vuint64m4_t test___riscv_vrsub(vbool16_t mask,vuint64m4_t op1,uint64_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,31); +} + + +vuint64m8_t test___riscv_vrsub(vbool8_t mask,vuint64m8_t op1,uint64_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,31); +} + + + +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*mf8,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*mf4,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*mf2,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m1,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m2,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m4,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m8,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*mf4,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*mf2,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m1,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m2,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m4,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m8,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*mf2,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m1,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m2,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m4,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m8,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e64,\s*m1,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e64,\s*m2,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e64,\s*m4,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e64,\s*m8,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*mf8,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*mf4,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*mf2,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m1,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m2,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m4,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m8,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*mf4,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*mf2,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m1,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m2,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m4,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m8,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*mf2,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m1,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m2,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m4,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m8,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e64,\s*m1,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e64,\s*m2,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e64,\s*m4,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e64,\s*m8,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ diff --git a/gcc/testsuite/g++.target/riscv/rvv/base/vrsub_vx_rv64-3.C b/gcc/testsuite/g++.target/riscv/rvv/base/vrsub_vx_rv64-3.C new file mode 100644 index 0000000..f23a014 --- /dev/null +++ b/gcc/testsuite/g++.target/riscv/rvv/base/vrsub_vx_rv64-3.C @@ -0,0 +1,578 @@ +/* { dg-do compile } */ +/* { dg-options "-march=rv64gcv -mabi=lp64d -O3 -fno-schedule-insns -fno-schedule-insns2" } */ + +#include "riscv_vector.h" + +vint8mf8_t test___riscv_vrsub(vint8mf8_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,32); +} + + +vint8mf4_t test___riscv_vrsub(vint8mf4_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,32); +} + + +vint8mf2_t test___riscv_vrsub(vint8mf2_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,32); +} + + +vint8m1_t test___riscv_vrsub(vint8m1_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,32); +} + + +vint8m2_t test___riscv_vrsub(vint8m2_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,32); +} + + +vint8m4_t test___riscv_vrsub(vint8m4_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,32); +} + + +vint8m8_t test___riscv_vrsub(vint8m8_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,32); +} + + +vint16mf4_t test___riscv_vrsub(vint16mf4_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,32); +} + + +vint16mf2_t test___riscv_vrsub(vint16mf2_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,32); +} + + +vint16m1_t test___riscv_vrsub(vint16m1_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,32); +} + + +vint16m2_t test___riscv_vrsub(vint16m2_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,32); +} + + +vint16m4_t test___riscv_vrsub(vint16m4_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,32); +} + + +vint16m8_t test___riscv_vrsub(vint16m8_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,32); +} + + +vint32mf2_t test___riscv_vrsub(vint32mf2_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,32); +} + + +vint32m1_t test___riscv_vrsub(vint32m1_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,32); +} + + +vint32m2_t test___riscv_vrsub(vint32m2_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,32); +} + + +vint32m4_t test___riscv_vrsub(vint32m4_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,32); +} + + +vint32m8_t test___riscv_vrsub(vint32m8_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,32); +} + + +vint64m1_t test___riscv_vrsub(vint64m1_t op1,int64_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,32); +} + + +vint64m2_t test___riscv_vrsub(vint64m2_t op1,int64_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,32); +} + + +vint64m4_t test___riscv_vrsub(vint64m4_t op1,int64_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,32); +} + + +vint64m8_t test___riscv_vrsub(vint64m8_t op1,int64_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,32); +} + + +vuint8mf8_t test___riscv_vrsub(vuint8mf8_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,32); +} + + +vuint8mf4_t test___riscv_vrsub(vuint8mf4_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,32); +} + + +vuint8mf2_t test___riscv_vrsub(vuint8mf2_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,32); +} + + +vuint8m1_t test___riscv_vrsub(vuint8m1_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,32); +} + + +vuint8m2_t test___riscv_vrsub(vuint8m2_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,32); +} + + +vuint8m4_t test___riscv_vrsub(vuint8m4_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,32); +} + + +vuint8m8_t test___riscv_vrsub(vuint8m8_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,32); +} + + +vuint16mf4_t test___riscv_vrsub(vuint16mf4_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,32); +} + + +vuint16mf2_t test___riscv_vrsub(vuint16mf2_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,32); +} + + +vuint16m1_t test___riscv_vrsub(vuint16m1_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,32); +} + + +vuint16m2_t test___riscv_vrsub(vuint16m2_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,32); +} + + +vuint16m4_t test___riscv_vrsub(vuint16m4_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,32); +} + + +vuint16m8_t test___riscv_vrsub(vuint16m8_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,32); +} + + +vuint32mf2_t test___riscv_vrsub(vuint32mf2_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,32); +} + + +vuint32m1_t test___riscv_vrsub(vuint32m1_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,32); +} + + +vuint32m2_t test___riscv_vrsub(vuint32m2_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,32); +} + + +vuint32m4_t test___riscv_vrsub(vuint32m4_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,32); +} + + +vuint32m8_t test___riscv_vrsub(vuint32m8_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,32); +} + + +vuint64m1_t test___riscv_vrsub(vuint64m1_t op1,uint64_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,32); +} + + +vuint64m2_t test___riscv_vrsub(vuint64m2_t op1,uint64_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,32); +} + + +vuint64m4_t test___riscv_vrsub(vuint64m4_t op1,uint64_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,32); +} + + +vuint64m8_t test___riscv_vrsub(vuint64m8_t op1,uint64_t op2,size_t vl) +{ + return __riscv_vrsub(op1,op2,32); +} + + +vint8mf8_t test___riscv_vrsub(vbool64_t mask,vint8mf8_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,32); +} + + +vint8mf4_t test___riscv_vrsub(vbool32_t mask,vint8mf4_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,32); +} + + +vint8mf2_t test___riscv_vrsub(vbool16_t mask,vint8mf2_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,32); +} + + +vint8m1_t test___riscv_vrsub(vbool8_t mask,vint8m1_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,32); +} + + +vint8m2_t test___riscv_vrsub(vbool4_t mask,vint8m2_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,32); +} + + +vint8m4_t test___riscv_vrsub(vbool2_t mask,vint8m4_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,32); +} + + +vint8m8_t test___riscv_vrsub(vbool1_t mask,vint8m8_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,32); +} + + +vint16mf4_t test___riscv_vrsub(vbool64_t mask,vint16mf4_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,32); +} + + +vint16mf2_t test___riscv_vrsub(vbool32_t mask,vint16mf2_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,32); +} + + +vint16m1_t test___riscv_vrsub(vbool16_t mask,vint16m1_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,32); +} + + +vint16m2_t test___riscv_vrsub(vbool8_t mask,vint16m2_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,32); +} + + +vint16m4_t test___riscv_vrsub(vbool4_t mask,vint16m4_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,32); +} + + +vint16m8_t test___riscv_vrsub(vbool2_t mask,vint16m8_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,32); +} + + +vint32mf2_t test___riscv_vrsub(vbool64_t mask,vint32mf2_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,32); +} + + +vint32m1_t test___riscv_vrsub(vbool32_t mask,vint32m1_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,32); +} + + +vint32m2_t test___riscv_vrsub(vbool16_t mask,vint32m2_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,32); +} + + +vint32m4_t test___riscv_vrsub(vbool8_t mask,vint32m4_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,32); +} + + +vint32m8_t test___riscv_vrsub(vbool4_t mask,vint32m8_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,32); +} + + +vint64m1_t test___riscv_vrsub(vbool64_t mask,vint64m1_t op1,int64_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,32); +} + + +vint64m2_t test___riscv_vrsub(vbool32_t mask,vint64m2_t op1,int64_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,32); +} + + +vint64m4_t test___riscv_vrsub(vbool16_t mask,vint64m4_t op1,int64_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,32); +} + + +vint64m8_t test___riscv_vrsub(vbool8_t mask,vint64m8_t op1,int64_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,32); +} + + +vuint8mf8_t test___riscv_vrsub(vbool64_t mask,vuint8mf8_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,32); +} + + +vuint8mf4_t test___riscv_vrsub(vbool32_t mask,vuint8mf4_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,32); +} + + +vuint8mf2_t test___riscv_vrsub(vbool16_t mask,vuint8mf2_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,32); +} + + +vuint8m1_t test___riscv_vrsub(vbool8_t mask,vuint8m1_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,32); +} + + +vuint8m2_t test___riscv_vrsub(vbool4_t mask,vuint8m2_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,32); +} + + +vuint8m4_t test___riscv_vrsub(vbool2_t mask,vuint8m4_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,32); +} + + +vuint8m8_t test___riscv_vrsub(vbool1_t mask,vuint8m8_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,32); +} + + +vuint16mf4_t test___riscv_vrsub(vbool64_t mask,vuint16mf4_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,32); +} + + +vuint16mf2_t test___riscv_vrsub(vbool32_t mask,vuint16mf2_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,32); +} + + +vuint16m1_t test___riscv_vrsub(vbool16_t mask,vuint16m1_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,32); +} + + +vuint16m2_t test___riscv_vrsub(vbool8_t mask,vuint16m2_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,32); +} + + +vuint16m4_t test___riscv_vrsub(vbool4_t mask,vuint16m4_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,32); +} + + +vuint16m8_t test___riscv_vrsub(vbool2_t mask,vuint16m8_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,32); +} + + +vuint32mf2_t test___riscv_vrsub(vbool64_t mask,vuint32mf2_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,32); +} + + +vuint32m1_t test___riscv_vrsub(vbool32_t mask,vuint32m1_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,32); +} + + +vuint32m2_t test___riscv_vrsub(vbool16_t mask,vuint32m2_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,32); +} + + +vuint32m4_t test___riscv_vrsub(vbool8_t mask,vuint32m4_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,32); +} + + +vuint32m8_t test___riscv_vrsub(vbool4_t mask,vuint32m8_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,32); +} + + +vuint64m1_t test___riscv_vrsub(vbool64_t mask,vuint64m1_t op1,uint64_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,32); +} + + +vuint64m2_t test___riscv_vrsub(vbool32_t mask,vuint64m2_t op1,uint64_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,32); +} + + +vuint64m4_t test___riscv_vrsub(vbool16_t mask,vuint64m4_t op1,uint64_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,32); +} + + +vuint64m8_t test___riscv_vrsub(vbool8_t mask,vuint64m8_t op1,uint64_t op2,size_t vl) +{ + return __riscv_vrsub(mask,op1,op2,32); +} + + + +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf8,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf4,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf2,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m1,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m2,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m4,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m8,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf4,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf2,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m1,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m2,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m4,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m8,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*mf2,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m1,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m2,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m4,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m8,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m1,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m2,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m4,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m8,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf8,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf4,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf2,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m1,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m2,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m4,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m8,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf4,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf2,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m1,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m2,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m4,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m8,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*mf2,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m1,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m2,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m4,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m8,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m1,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m2,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m4,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m8,\s*t[au],\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ diff --git a/gcc/testsuite/g++.target/riscv/rvv/base/vrsub_vx_tu_rv32-1.C b/gcc/testsuite/g++.target/riscv/rvv/base/vrsub_vx_tu_rv32-1.C new file mode 100644 index 0000000..2b499ce --- /dev/null +++ b/gcc/testsuite/g++.target/riscv/rvv/base/vrsub_vx_tu_rv32-1.C @@ -0,0 +1,289 @@ +/* { dg-do compile } */ +/* { dg-options "-march=rv32gcv -mabi=ilp32d -O3 -fno-schedule-insns -fno-schedule-insns2" } */ + +#include "riscv_vector.h" + +vint8mf8_t test___riscv_vrsub_tu(vint8mf8_t merge,vint8mf8_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,vl); +} + + +vint8mf4_t test___riscv_vrsub_tu(vint8mf4_t merge,vint8mf4_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,vl); +} + + +vint8mf2_t test___riscv_vrsub_tu(vint8mf2_t merge,vint8mf2_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,vl); +} + + +vint8m1_t test___riscv_vrsub_tu(vint8m1_t merge,vint8m1_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,vl); +} + + +vint8m2_t test___riscv_vrsub_tu(vint8m2_t merge,vint8m2_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,vl); +} + + +vint8m4_t test___riscv_vrsub_tu(vint8m4_t merge,vint8m4_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,vl); +} + + +vint8m8_t test___riscv_vrsub_tu(vint8m8_t merge,vint8m8_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,vl); +} + + +vint16mf4_t test___riscv_vrsub_tu(vint16mf4_t merge,vint16mf4_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,vl); +} + + +vint16mf2_t test___riscv_vrsub_tu(vint16mf2_t merge,vint16mf2_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,vl); +} + + +vint16m1_t test___riscv_vrsub_tu(vint16m1_t merge,vint16m1_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,vl); +} + + +vint16m2_t test___riscv_vrsub_tu(vint16m2_t merge,vint16m2_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,vl); +} + + +vint16m4_t test___riscv_vrsub_tu(vint16m4_t merge,vint16m4_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,vl); +} + + +vint16m8_t test___riscv_vrsub_tu(vint16m8_t merge,vint16m8_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,vl); +} + + +vint32mf2_t test___riscv_vrsub_tu(vint32mf2_t merge,vint32mf2_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,vl); +} + + +vint32m1_t test___riscv_vrsub_tu(vint32m1_t merge,vint32m1_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,vl); +} + + +vint32m2_t test___riscv_vrsub_tu(vint32m2_t merge,vint32m2_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,vl); +} + + +vint32m4_t test___riscv_vrsub_tu(vint32m4_t merge,vint32m4_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,vl); +} + + +vint32m8_t test___riscv_vrsub_tu(vint32m8_t merge,vint32m8_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,vl); +} + + +vint64m1_t test___riscv_vrsub_tu(vint64m1_t merge,vint64m1_t op1,int64_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,vl); +} + + +vint64m2_t test___riscv_vrsub_tu(vint64m2_t merge,vint64m2_t op1,int64_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,vl); +} + + +vint64m4_t test___riscv_vrsub_tu(vint64m4_t merge,vint64m4_t op1,int64_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,vl); +} + + +vint64m8_t test___riscv_vrsub_tu(vint64m8_t merge,vint64m8_t op1,int64_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,vl); +} + + +vuint8mf8_t test___riscv_vrsub_tu(vuint8mf8_t merge,vuint8mf8_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,vl); +} + + +vuint8mf4_t test___riscv_vrsub_tu(vuint8mf4_t merge,vuint8mf4_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,vl); +} + + +vuint8mf2_t test___riscv_vrsub_tu(vuint8mf2_t merge,vuint8mf2_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,vl); +} + + +vuint8m1_t test___riscv_vrsub_tu(vuint8m1_t merge,vuint8m1_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,vl); +} + + +vuint8m2_t test___riscv_vrsub_tu(vuint8m2_t merge,vuint8m2_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,vl); +} + + +vuint8m4_t test___riscv_vrsub_tu(vuint8m4_t merge,vuint8m4_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,vl); +} + + +vuint8m8_t test___riscv_vrsub_tu(vuint8m8_t merge,vuint8m8_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,vl); +} + + +vuint16mf4_t test___riscv_vrsub_tu(vuint16mf4_t merge,vuint16mf4_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,vl); +} + + +vuint16mf2_t test___riscv_vrsub_tu(vuint16mf2_t merge,vuint16mf2_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,vl); +} + + +vuint16m1_t test___riscv_vrsub_tu(vuint16m1_t merge,vuint16m1_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,vl); +} + + +vuint16m2_t test___riscv_vrsub_tu(vuint16m2_t merge,vuint16m2_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,vl); +} + + +vuint16m4_t test___riscv_vrsub_tu(vuint16m4_t merge,vuint16m4_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,vl); +} + + +vuint16m8_t test___riscv_vrsub_tu(vuint16m8_t merge,vuint16m8_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,vl); +} + + +vuint32mf2_t test___riscv_vrsub_tu(vuint32mf2_t merge,vuint32mf2_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,vl); +} + + +vuint32m1_t test___riscv_vrsub_tu(vuint32m1_t merge,vuint32m1_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,vl); +} + + +vuint32m2_t test___riscv_vrsub_tu(vuint32m2_t merge,vuint32m2_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,vl); +} + + +vuint32m4_t test___riscv_vrsub_tu(vuint32m4_t merge,vuint32m4_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,vl); +} + + +vuint32m8_t test___riscv_vrsub_tu(vuint32m8_t merge,vuint32m8_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,vl); +} + + +vuint64m1_t test___riscv_vrsub_tu(vuint64m1_t merge,vuint64m1_t op1,uint64_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,vl); +} + + +vuint64m2_t test___riscv_vrsub_tu(vuint64m2_t merge,vuint64m2_t op1,uint64_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,vl); +} + + +vuint64m4_t test___riscv_vrsub_tu(vuint64m4_t merge,vuint64m4_t op1,uint64_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,vl); +} + + +vuint64m8_t test___riscv_vrsub_tu(vuint64m8_t merge,vuint64m8_t op1,uint64_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,vl); +} + + + +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf8,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf4,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf2,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m1,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m2,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m4,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m8,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf4,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf2,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m1,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m2,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m4,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m8,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*mf2,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m1,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m2,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m4,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m8,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsub\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+\s+} 8 } } */ diff --git a/gcc/testsuite/g++.target/riscv/rvv/base/vrsub_vx_tu_rv32-2.C b/gcc/testsuite/g++.target/riscv/rvv/base/vrsub_vx_tu_rv32-2.C new file mode 100644 index 0000000..2abe8f8 --- /dev/null +++ b/gcc/testsuite/g++.target/riscv/rvv/base/vrsub_vx_tu_rv32-2.C @@ -0,0 +1,289 @@ +/* { dg-do compile } */ +/* { dg-options "-march=rv32gcv -mabi=ilp32d -O3 -fno-schedule-insns -fno-schedule-insns2" } */ + +#include "riscv_vector.h" + +vint8mf8_t test___riscv_vrsub_tu(vint8mf8_t merge,vint8mf8_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,31); +} + + +vint8mf4_t test___riscv_vrsub_tu(vint8mf4_t merge,vint8mf4_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,31); +} + + +vint8mf2_t test___riscv_vrsub_tu(vint8mf2_t merge,vint8mf2_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,31); +} + + +vint8m1_t test___riscv_vrsub_tu(vint8m1_t merge,vint8m1_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,31); +} + + +vint8m2_t test___riscv_vrsub_tu(vint8m2_t merge,vint8m2_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,31); +} + + +vint8m4_t test___riscv_vrsub_tu(vint8m4_t merge,vint8m4_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,31); +} + + +vint8m8_t test___riscv_vrsub_tu(vint8m8_t merge,vint8m8_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,31); +} + + +vint16mf4_t test___riscv_vrsub_tu(vint16mf4_t merge,vint16mf4_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,31); +} + + +vint16mf2_t test___riscv_vrsub_tu(vint16mf2_t merge,vint16mf2_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,31); +} + + +vint16m1_t test___riscv_vrsub_tu(vint16m1_t merge,vint16m1_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,31); +} + + +vint16m2_t test___riscv_vrsub_tu(vint16m2_t merge,vint16m2_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,31); +} + + +vint16m4_t test___riscv_vrsub_tu(vint16m4_t merge,vint16m4_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,31); +} + + +vint16m8_t test___riscv_vrsub_tu(vint16m8_t merge,vint16m8_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,31); +} + + +vint32mf2_t test___riscv_vrsub_tu(vint32mf2_t merge,vint32mf2_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,31); +} + + +vint32m1_t test___riscv_vrsub_tu(vint32m1_t merge,vint32m1_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,31); +} + + +vint32m2_t test___riscv_vrsub_tu(vint32m2_t merge,vint32m2_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,31); +} + + +vint32m4_t test___riscv_vrsub_tu(vint32m4_t merge,vint32m4_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,31); +} + + +vint32m8_t test___riscv_vrsub_tu(vint32m8_t merge,vint32m8_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,31); +} + + +vint64m1_t test___riscv_vrsub_tu(vint64m1_t merge,vint64m1_t op1,int64_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,31); +} + + +vint64m2_t test___riscv_vrsub_tu(vint64m2_t merge,vint64m2_t op1,int64_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,31); +} + + +vint64m4_t test___riscv_vrsub_tu(vint64m4_t merge,vint64m4_t op1,int64_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,31); +} + + +vint64m8_t test___riscv_vrsub_tu(vint64m8_t merge,vint64m8_t op1,int64_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,31); +} + + +vuint8mf8_t test___riscv_vrsub_tu(vuint8mf8_t merge,vuint8mf8_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,31); +} + + +vuint8mf4_t test___riscv_vrsub_tu(vuint8mf4_t merge,vuint8mf4_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,31); +} + + +vuint8mf2_t test___riscv_vrsub_tu(vuint8mf2_t merge,vuint8mf2_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,31); +} + + +vuint8m1_t test___riscv_vrsub_tu(vuint8m1_t merge,vuint8m1_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,31); +} + + +vuint8m2_t test___riscv_vrsub_tu(vuint8m2_t merge,vuint8m2_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,31); +} + + +vuint8m4_t test___riscv_vrsub_tu(vuint8m4_t merge,vuint8m4_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,31); +} + + +vuint8m8_t test___riscv_vrsub_tu(vuint8m8_t merge,vuint8m8_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,31); +} + + +vuint16mf4_t test___riscv_vrsub_tu(vuint16mf4_t merge,vuint16mf4_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,31); +} + + +vuint16mf2_t test___riscv_vrsub_tu(vuint16mf2_t merge,vuint16mf2_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,31); +} + + +vuint16m1_t test___riscv_vrsub_tu(vuint16m1_t merge,vuint16m1_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,31); +} + + +vuint16m2_t test___riscv_vrsub_tu(vuint16m2_t merge,vuint16m2_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,31); +} + + +vuint16m4_t test___riscv_vrsub_tu(vuint16m4_t merge,vuint16m4_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,31); +} + + +vuint16m8_t test___riscv_vrsub_tu(vuint16m8_t merge,vuint16m8_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,31); +} + + +vuint32mf2_t test___riscv_vrsub_tu(vuint32mf2_t merge,vuint32mf2_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,31); +} + + +vuint32m1_t test___riscv_vrsub_tu(vuint32m1_t merge,vuint32m1_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,31); +} + + +vuint32m2_t test___riscv_vrsub_tu(vuint32m2_t merge,vuint32m2_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,31); +} + + +vuint32m4_t test___riscv_vrsub_tu(vuint32m4_t merge,vuint32m4_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,31); +} + + +vuint32m8_t test___riscv_vrsub_tu(vuint32m8_t merge,vuint32m8_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,31); +} + + +vuint64m1_t test___riscv_vrsub_tu(vuint64m1_t merge,vuint64m1_t op1,uint64_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,31); +} + + +vuint64m2_t test___riscv_vrsub_tu(vuint64m2_t merge,vuint64m2_t op1,uint64_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,31); +} + + +vuint64m4_t test___riscv_vrsub_tu(vuint64m4_t merge,vuint64m4_t op1,uint64_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,31); +} + + +vuint64m8_t test___riscv_vrsub_tu(vuint64m8_t merge,vuint64m8_t op1,uint64_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,31); +} + + + +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*mf8,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*mf4,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*mf2,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m1,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m2,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m4,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m8,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*mf4,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*mf2,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m1,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m2,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m4,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m8,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*mf2,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m1,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m2,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m4,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m8,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsub\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+\s+} 8 } } */ diff --git a/gcc/testsuite/g++.target/riscv/rvv/base/vrsub_vx_tu_rv32-3.C b/gcc/testsuite/g++.target/riscv/rvv/base/vrsub_vx_tu_rv32-3.C new file mode 100644 index 0000000..be25c48 --- /dev/null +++ b/gcc/testsuite/g++.target/riscv/rvv/base/vrsub_vx_tu_rv32-3.C @@ -0,0 +1,289 @@ +/* { dg-do compile } */ +/* { dg-options "-march=rv32gcv -mabi=ilp32d -O3 -fno-schedule-insns -fno-schedule-insns2" } */ + +#include "riscv_vector.h" + +vint8mf8_t test___riscv_vrsub_tu(vint8mf8_t merge,vint8mf8_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,32); +} + + +vint8mf4_t test___riscv_vrsub_tu(vint8mf4_t merge,vint8mf4_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,32); +} + + +vint8mf2_t test___riscv_vrsub_tu(vint8mf2_t merge,vint8mf2_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,32); +} + + +vint8m1_t test___riscv_vrsub_tu(vint8m1_t merge,vint8m1_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,32); +} + + +vint8m2_t test___riscv_vrsub_tu(vint8m2_t merge,vint8m2_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,32); +} + + +vint8m4_t test___riscv_vrsub_tu(vint8m4_t merge,vint8m4_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,32); +} + + +vint8m8_t test___riscv_vrsub_tu(vint8m8_t merge,vint8m8_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,32); +} + + +vint16mf4_t test___riscv_vrsub_tu(vint16mf4_t merge,vint16mf4_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,32); +} + + +vint16mf2_t test___riscv_vrsub_tu(vint16mf2_t merge,vint16mf2_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,32); +} + + +vint16m1_t test___riscv_vrsub_tu(vint16m1_t merge,vint16m1_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,32); +} + + +vint16m2_t test___riscv_vrsub_tu(vint16m2_t merge,vint16m2_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,32); +} + + +vint16m4_t test___riscv_vrsub_tu(vint16m4_t merge,vint16m4_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,32); +} + + +vint16m8_t test___riscv_vrsub_tu(vint16m8_t merge,vint16m8_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,32); +} + + +vint32mf2_t test___riscv_vrsub_tu(vint32mf2_t merge,vint32mf2_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,32); +} + + +vint32m1_t test___riscv_vrsub_tu(vint32m1_t merge,vint32m1_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,32); +} + + +vint32m2_t test___riscv_vrsub_tu(vint32m2_t merge,vint32m2_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,32); +} + + +vint32m4_t test___riscv_vrsub_tu(vint32m4_t merge,vint32m4_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,32); +} + + +vint32m8_t test___riscv_vrsub_tu(vint32m8_t merge,vint32m8_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,32); +} + + +vint64m1_t test___riscv_vrsub_tu(vint64m1_t merge,vint64m1_t op1,int64_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,32); +} + + +vint64m2_t test___riscv_vrsub_tu(vint64m2_t merge,vint64m2_t op1,int64_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,32); +} + + +vint64m4_t test___riscv_vrsub_tu(vint64m4_t merge,vint64m4_t op1,int64_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,32); +} + + +vint64m8_t test___riscv_vrsub_tu(vint64m8_t merge,vint64m8_t op1,int64_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,32); +} + + +vuint8mf8_t test___riscv_vrsub_tu(vuint8mf8_t merge,vuint8mf8_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,32); +} + + +vuint8mf4_t test___riscv_vrsub_tu(vuint8mf4_t merge,vuint8mf4_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,32); +} + + +vuint8mf2_t test___riscv_vrsub_tu(vuint8mf2_t merge,vuint8mf2_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,32); +} + + +vuint8m1_t test___riscv_vrsub_tu(vuint8m1_t merge,vuint8m1_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,32); +} + + +vuint8m2_t test___riscv_vrsub_tu(vuint8m2_t merge,vuint8m2_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,32); +} + + +vuint8m4_t test___riscv_vrsub_tu(vuint8m4_t merge,vuint8m4_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,32); +} + + +vuint8m8_t test___riscv_vrsub_tu(vuint8m8_t merge,vuint8m8_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,32); +} + + +vuint16mf4_t test___riscv_vrsub_tu(vuint16mf4_t merge,vuint16mf4_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,32); +} + + +vuint16mf2_t test___riscv_vrsub_tu(vuint16mf2_t merge,vuint16mf2_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,32); +} + + +vuint16m1_t test___riscv_vrsub_tu(vuint16m1_t merge,vuint16m1_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,32); +} + + +vuint16m2_t test___riscv_vrsub_tu(vuint16m2_t merge,vuint16m2_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,32); +} + + +vuint16m4_t test___riscv_vrsub_tu(vuint16m4_t merge,vuint16m4_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,32); +} + + +vuint16m8_t test___riscv_vrsub_tu(vuint16m8_t merge,vuint16m8_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,32); +} + + +vuint32mf2_t test___riscv_vrsub_tu(vuint32mf2_t merge,vuint32mf2_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,32); +} + + +vuint32m1_t test___riscv_vrsub_tu(vuint32m1_t merge,vuint32m1_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,32); +} + + +vuint32m2_t test___riscv_vrsub_tu(vuint32m2_t merge,vuint32m2_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,32); +} + + +vuint32m4_t test___riscv_vrsub_tu(vuint32m4_t merge,vuint32m4_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,32); +} + + +vuint32m8_t test___riscv_vrsub_tu(vuint32m8_t merge,vuint32m8_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,32); +} + + +vuint64m1_t test___riscv_vrsub_tu(vuint64m1_t merge,vuint64m1_t op1,uint64_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,32); +} + + +vuint64m2_t test___riscv_vrsub_tu(vuint64m2_t merge,vuint64m2_t op1,uint64_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,32); +} + + +vuint64m4_t test___riscv_vrsub_tu(vuint64m4_t merge,vuint64m4_t op1,uint64_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,32); +} + + +vuint64m8_t test___riscv_vrsub_tu(vuint64m8_t merge,vuint64m8_t op1,uint64_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,32); +} + + + +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf8,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf4,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf2,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m1,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m2,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m4,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m8,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf4,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf2,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m1,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m2,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m4,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m8,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*mf2,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m1,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m2,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m4,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m8,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsub\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+\s+} 8 } } */ diff --git a/gcc/testsuite/g++.target/riscv/rvv/base/vrsub_vx_tu_rv64-1.C b/gcc/testsuite/g++.target/riscv/rvv/base/vrsub_vx_tu_rv64-1.C new file mode 100644 index 0000000..4a90dc2 --- /dev/null +++ b/gcc/testsuite/g++.target/riscv/rvv/base/vrsub_vx_tu_rv64-1.C @@ -0,0 +1,292 @@ +/* { dg-do compile } */ +/* { dg-options "-march=rv64gcv -mabi=lp64d -O3 -fno-schedule-insns -fno-schedule-insns2" } */ + +#include "riscv_vector.h" + +vint8mf8_t test___riscv_vrsub_tu(vint8mf8_t merge,vint8mf8_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,vl); +} + + +vint8mf4_t test___riscv_vrsub_tu(vint8mf4_t merge,vint8mf4_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,vl); +} + + +vint8mf2_t test___riscv_vrsub_tu(vint8mf2_t merge,vint8mf2_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,vl); +} + + +vint8m1_t test___riscv_vrsub_tu(vint8m1_t merge,vint8m1_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,vl); +} + + +vint8m2_t test___riscv_vrsub_tu(vint8m2_t merge,vint8m2_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,vl); +} + + +vint8m4_t test___riscv_vrsub_tu(vint8m4_t merge,vint8m4_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,vl); +} + + +vint8m8_t test___riscv_vrsub_tu(vint8m8_t merge,vint8m8_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,vl); +} + + +vint16mf4_t test___riscv_vrsub_tu(vint16mf4_t merge,vint16mf4_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,vl); +} + + +vint16mf2_t test___riscv_vrsub_tu(vint16mf2_t merge,vint16mf2_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,vl); +} + + +vint16m1_t test___riscv_vrsub_tu(vint16m1_t merge,vint16m1_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,vl); +} + + +vint16m2_t test___riscv_vrsub_tu(vint16m2_t merge,vint16m2_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,vl); +} + + +vint16m4_t test___riscv_vrsub_tu(vint16m4_t merge,vint16m4_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,vl); +} + + +vint16m8_t test___riscv_vrsub_tu(vint16m8_t merge,vint16m8_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,vl); +} + + +vint32mf2_t test___riscv_vrsub_tu(vint32mf2_t merge,vint32mf2_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,vl); +} + + +vint32m1_t test___riscv_vrsub_tu(vint32m1_t merge,vint32m1_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,vl); +} + + +vint32m2_t test___riscv_vrsub_tu(vint32m2_t merge,vint32m2_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,vl); +} + + +vint32m4_t test___riscv_vrsub_tu(vint32m4_t merge,vint32m4_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,vl); +} + + +vint32m8_t test___riscv_vrsub_tu(vint32m8_t merge,vint32m8_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,vl); +} + + +vint64m1_t test___riscv_vrsub_tu(vint64m1_t merge,vint64m1_t op1,int64_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,vl); +} + + +vint64m2_t test___riscv_vrsub_tu(vint64m2_t merge,vint64m2_t op1,int64_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,vl); +} + + +vint64m4_t test___riscv_vrsub_tu(vint64m4_t merge,vint64m4_t op1,int64_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,vl); +} + + +vint64m8_t test___riscv_vrsub_tu(vint64m8_t merge,vint64m8_t op1,int64_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,vl); +} + + +vuint8mf8_t test___riscv_vrsub_tu(vuint8mf8_t merge,vuint8mf8_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,vl); +} + + +vuint8mf4_t test___riscv_vrsub_tu(vuint8mf4_t merge,vuint8mf4_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,vl); +} + + +vuint8mf2_t test___riscv_vrsub_tu(vuint8mf2_t merge,vuint8mf2_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,vl); +} + + +vuint8m1_t test___riscv_vrsub_tu(vuint8m1_t merge,vuint8m1_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,vl); +} + + +vuint8m2_t test___riscv_vrsub_tu(vuint8m2_t merge,vuint8m2_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,vl); +} + + +vuint8m4_t test___riscv_vrsub_tu(vuint8m4_t merge,vuint8m4_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,vl); +} + + +vuint8m8_t test___riscv_vrsub_tu(vuint8m8_t merge,vuint8m8_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,vl); +} + + +vuint16mf4_t test___riscv_vrsub_tu(vuint16mf4_t merge,vuint16mf4_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,vl); +} + + +vuint16mf2_t test___riscv_vrsub_tu(vuint16mf2_t merge,vuint16mf2_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,vl); +} + + +vuint16m1_t test___riscv_vrsub_tu(vuint16m1_t merge,vuint16m1_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,vl); +} + + +vuint16m2_t test___riscv_vrsub_tu(vuint16m2_t merge,vuint16m2_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,vl); +} + + +vuint16m4_t test___riscv_vrsub_tu(vuint16m4_t merge,vuint16m4_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,vl); +} + + +vuint16m8_t test___riscv_vrsub_tu(vuint16m8_t merge,vuint16m8_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,vl); +} + + +vuint32mf2_t test___riscv_vrsub_tu(vuint32mf2_t merge,vuint32mf2_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,vl); +} + + +vuint32m1_t test___riscv_vrsub_tu(vuint32m1_t merge,vuint32m1_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,vl); +} + + +vuint32m2_t test___riscv_vrsub_tu(vuint32m2_t merge,vuint32m2_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,vl); +} + + +vuint32m4_t test___riscv_vrsub_tu(vuint32m4_t merge,vuint32m4_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,vl); +} + + +vuint32m8_t test___riscv_vrsub_tu(vuint32m8_t merge,vuint32m8_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,vl); +} + + +vuint64m1_t test___riscv_vrsub_tu(vuint64m1_t merge,vuint64m1_t op1,uint64_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,vl); +} + + +vuint64m2_t test___riscv_vrsub_tu(vuint64m2_t merge,vuint64m2_t op1,uint64_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,vl); +} + + +vuint64m4_t test___riscv_vrsub_tu(vuint64m4_t merge,vuint64m4_t op1,uint64_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,vl); +} + + +vuint64m8_t test___riscv_vrsub_tu(vuint64m8_t merge,vuint64m8_t op1,uint64_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,vl); +} + + + +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf8,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf4,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf2,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m1,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m2,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m4,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m8,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf4,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf2,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m1,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m2,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m4,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m8,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*mf2,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m1,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m2,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m4,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m8,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m1,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m2,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m4,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m8,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ diff --git a/gcc/testsuite/g++.target/riscv/rvv/base/vrsub_vx_tu_rv64-2.C b/gcc/testsuite/g++.target/riscv/rvv/base/vrsub_vx_tu_rv64-2.C new file mode 100644 index 0000000..8f94f35 --- /dev/null +++ b/gcc/testsuite/g++.target/riscv/rvv/base/vrsub_vx_tu_rv64-2.C @@ -0,0 +1,292 @@ +/* { dg-do compile } */ +/* { dg-options "-march=rv64gcv -mabi=lp64d -O3 -fno-schedule-insns -fno-schedule-insns2" } */ + +#include "riscv_vector.h" + +vint8mf8_t test___riscv_vrsub_tu(vint8mf8_t merge,vint8mf8_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,31); +} + + +vint8mf4_t test___riscv_vrsub_tu(vint8mf4_t merge,vint8mf4_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,31); +} + + +vint8mf2_t test___riscv_vrsub_tu(vint8mf2_t merge,vint8mf2_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,31); +} + + +vint8m1_t test___riscv_vrsub_tu(vint8m1_t merge,vint8m1_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,31); +} + + +vint8m2_t test___riscv_vrsub_tu(vint8m2_t merge,vint8m2_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,31); +} + + +vint8m4_t test___riscv_vrsub_tu(vint8m4_t merge,vint8m4_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,31); +} + + +vint8m8_t test___riscv_vrsub_tu(vint8m8_t merge,vint8m8_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,31); +} + + +vint16mf4_t test___riscv_vrsub_tu(vint16mf4_t merge,vint16mf4_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,31); +} + + +vint16mf2_t test___riscv_vrsub_tu(vint16mf2_t merge,vint16mf2_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,31); +} + + +vint16m1_t test___riscv_vrsub_tu(vint16m1_t merge,vint16m1_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,31); +} + + +vint16m2_t test___riscv_vrsub_tu(vint16m2_t merge,vint16m2_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,31); +} + + +vint16m4_t test___riscv_vrsub_tu(vint16m4_t merge,vint16m4_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,31); +} + + +vint16m8_t test___riscv_vrsub_tu(vint16m8_t merge,vint16m8_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,31); +} + + +vint32mf2_t test___riscv_vrsub_tu(vint32mf2_t merge,vint32mf2_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,31); +} + + +vint32m1_t test___riscv_vrsub_tu(vint32m1_t merge,vint32m1_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,31); +} + + +vint32m2_t test___riscv_vrsub_tu(vint32m2_t merge,vint32m2_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,31); +} + + +vint32m4_t test___riscv_vrsub_tu(vint32m4_t merge,vint32m4_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,31); +} + + +vint32m8_t test___riscv_vrsub_tu(vint32m8_t merge,vint32m8_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,31); +} + + +vint64m1_t test___riscv_vrsub_tu(vint64m1_t merge,vint64m1_t op1,int64_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,31); +} + + +vint64m2_t test___riscv_vrsub_tu(vint64m2_t merge,vint64m2_t op1,int64_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,31); +} + + +vint64m4_t test___riscv_vrsub_tu(vint64m4_t merge,vint64m4_t op1,int64_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,31); +} + + +vint64m8_t test___riscv_vrsub_tu(vint64m8_t merge,vint64m8_t op1,int64_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,31); +} + + +vuint8mf8_t test___riscv_vrsub_tu(vuint8mf8_t merge,vuint8mf8_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,31); +} + + +vuint8mf4_t test___riscv_vrsub_tu(vuint8mf4_t merge,vuint8mf4_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,31); +} + + +vuint8mf2_t test___riscv_vrsub_tu(vuint8mf2_t merge,vuint8mf2_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,31); +} + + +vuint8m1_t test___riscv_vrsub_tu(vuint8m1_t merge,vuint8m1_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,31); +} + + +vuint8m2_t test___riscv_vrsub_tu(vuint8m2_t merge,vuint8m2_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,31); +} + + +vuint8m4_t test___riscv_vrsub_tu(vuint8m4_t merge,vuint8m4_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,31); +} + + +vuint8m8_t test___riscv_vrsub_tu(vuint8m8_t merge,vuint8m8_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,31); +} + + +vuint16mf4_t test___riscv_vrsub_tu(vuint16mf4_t merge,vuint16mf4_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,31); +} + + +vuint16mf2_t test___riscv_vrsub_tu(vuint16mf2_t merge,vuint16mf2_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,31); +} + + +vuint16m1_t test___riscv_vrsub_tu(vuint16m1_t merge,vuint16m1_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,31); +} + + +vuint16m2_t test___riscv_vrsub_tu(vuint16m2_t merge,vuint16m2_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,31); +} + + +vuint16m4_t test___riscv_vrsub_tu(vuint16m4_t merge,vuint16m4_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,31); +} + + +vuint16m8_t test___riscv_vrsub_tu(vuint16m8_t merge,vuint16m8_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,31); +} + + +vuint32mf2_t test___riscv_vrsub_tu(vuint32mf2_t merge,vuint32mf2_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,31); +} + + +vuint32m1_t test___riscv_vrsub_tu(vuint32m1_t merge,vuint32m1_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,31); +} + + +vuint32m2_t test___riscv_vrsub_tu(vuint32m2_t merge,vuint32m2_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,31); +} + + +vuint32m4_t test___riscv_vrsub_tu(vuint32m4_t merge,vuint32m4_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,31); +} + + +vuint32m8_t test___riscv_vrsub_tu(vuint32m8_t merge,vuint32m8_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,31); +} + + +vuint64m1_t test___riscv_vrsub_tu(vuint64m1_t merge,vuint64m1_t op1,uint64_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,31); +} + + +vuint64m2_t test___riscv_vrsub_tu(vuint64m2_t merge,vuint64m2_t op1,uint64_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,31); +} + + +vuint64m4_t test___riscv_vrsub_tu(vuint64m4_t merge,vuint64m4_t op1,uint64_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,31); +} + + +vuint64m8_t test___riscv_vrsub_tu(vuint64m8_t merge,vuint64m8_t op1,uint64_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,31); +} + + + +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*mf8,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*mf4,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*mf2,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m1,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m2,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m4,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m8,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*mf4,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*mf2,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m1,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m2,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m4,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m8,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*mf2,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m1,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m2,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m4,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m8,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e64,\s*m1,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e64,\s*m2,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e64,\s*m4,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e64,\s*m8,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ diff --git a/gcc/testsuite/g++.target/riscv/rvv/base/vrsub_vx_tu_rv64-3.C b/gcc/testsuite/g++.target/riscv/rvv/base/vrsub_vx_tu_rv64-3.C new file mode 100644 index 0000000..a3bd9f1 --- /dev/null +++ b/gcc/testsuite/g++.target/riscv/rvv/base/vrsub_vx_tu_rv64-3.C @@ -0,0 +1,292 @@ +/* { dg-do compile } */ +/* { dg-options "-march=rv64gcv -mabi=lp64d -O3 -fno-schedule-insns -fno-schedule-insns2" } */ + +#include "riscv_vector.h" + +vint8mf8_t test___riscv_vrsub_tu(vint8mf8_t merge,vint8mf8_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,32); +} + + +vint8mf4_t test___riscv_vrsub_tu(vint8mf4_t merge,vint8mf4_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,32); +} + + +vint8mf2_t test___riscv_vrsub_tu(vint8mf2_t merge,vint8mf2_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,32); +} + + +vint8m1_t test___riscv_vrsub_tu(vint8m1_t merge,vint8m1_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,32); +} + + +vint8m2_t test___riscv_vrsub_tu(vint8m2_t merge,vint8m2_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,32); +} + + +vint8m4_t test___riscv_vrsub_tu(vint8m4_t merge,vint8m4_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,32); +} + + +vint8m8_t test___riscv_vrsub_tu(vint8m8_t merge,vint8m8_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,32); +} + + +vint16mf4_t test___riscv_vrsub_tu(vint16mf4_t merge,vint16mf4_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,32); +} + + +vint16mf2_t test___riscv_vrsub_tu(vint16mf2_t merge,vint16mf2_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,32); +} + + +vint16m1_t test___riscv_vrsub_tu(vint16m1_t merge,vint16m1_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,32); +} + + +vint16m2_t test___riscv_vrsub_tu(vint16m2_t merge,vint16m2_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,32); +} + + +vint16m4_t test___riscv_vrsub_tu(vint16m4_t merge,vint16m4_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,32); +} + + +vint16m8_t test___riscv_vrsub_tu(vint16m8_t merge,vint16m8_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,32); +} + + +vint32mf2_t test___riscv_vrsub_tu(vint32mf2_t merge,vint32mf2_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,32); +} + + +vint32m1_t test___riscv_vrsub_tu(vint32m1_t merge,vint32m1_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,32); +} + + +vint32m2_t test___riscv_vrsub_tu(vint32m2_t merge,vint32m2_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,32); +} + + +vint32m4_t test___riscv_vrsub_tu(vint32m4_t merge,vint32m4_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,32); +} + + +vint32m8_t test___riscv_vrsub_tu(vint32m8_t merge,vint32m8_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,32); +} + + +vint64m1_t test___riscv_vrsub_tu(vint64m1_t merge,vint64m1_t op1,int64_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,32); +} + + +vint64m2_t test___riscv_vrsub_tu(vint64m2_t merge,vint64m2_t op1,int64_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,32); +} + + +vint64m4_t test___riscv_vrsub_tu(vint64m4_t merge,vint64m4_t op1,int64_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,32); +} + + +vint64m8_t test___riscv_vrsub_tu(vint64m8_t merge,vint64m8_t op1,int64_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,32); +} + + +vuint8mf8_t test___riscv_vrsub_tu(vuint8mf8_t merge,vuint8mf8_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,32); +} + + +vuint8mf4_t test___riscv_vrsub_tu(vuint8mf4_t merge,vuint8mf4_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,32); +} + + +vuint8mf2_t test___riscv_vrsub_tu(vuint8mf2_t merge,vuint8mf2_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,32); +} + + +vuint8m1_t test___riscv_vrsub_tu(vuint8m1_t merge,vuint8m1_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,32); +} + + +vuint8m2_t test___riscv_vrsub_tu(vuint8m2_t merge,vuint8m2_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,32); +} + + +vuint8m4_t test___riscv_vrsub_tu(vuint8m4_t merge,vuint8m4_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,32); +} + + +vuint8m8_t test___riscv_vrsub_tu(vuint8m8_t merge,vuint8m8_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,32); +} + + +vuint16mf4_t test___riscv_vrsub_tu(vuint16mf4_t merge,vuint16mf4_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,32); +} + + +vuint16mf2_t test___riscv_vrsub_tu(vuint16mf2_t merge,vuint16mf2_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,32); +} + + +vuint16m1_t test___riscv_vrsub_tu(vuint16m1_t merge,vuint16m1_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,32); +} + + +vuint16m2_t test___riscv_vrsub_tu(vuint16m2_t merge,vuint16m2_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,32); +} + + +vuint16m4_t test___riscv_vrsub_tu(vuint16m4_t merge,vuint16m4_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,32); +} + + +vuint16m8_t test___riscv_vrsub_tu(vuint16m8_t merge,vuint16m8_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,32); +} + + +vuint32mf2_t test___riscv_vrsub_tu(vuint32mf2_t merge,vuint32mf2_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,32); +} + + +vuint32m1_t test___riscv_vrsub_tu(vuint32m1_t merge,vuint32m1_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,32); +} + + +vuint32m2_t test___riscv_vrsub_tu(vuint32m2_t merge,vuint32m2_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,32); +} + + +vuint32m4_t test___riscv_vrsub_tu(vuint32m4_t merge,vuint32m4_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,32); +} + + +vuint32m8_t test___riscv_vrsub_tu(vuint32m8_t merge,vuint32m8_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,32); +} + + +vuint64m1_t test___riscv_vrsub_tu(vuint64m1_t merge,vuint64m1_t op1,uint64_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,32); +} + + +vuint64m2_t test___riscv_vrsub_tu(vuint64m2_t merge,vuint64m2_t op1,uint64_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,32); +} + + +vuint64m4_t test___riscv_vrsub_tu(vuint64m4_t merge,vuint64m4_t op1,uint64_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,32); +} + + +vuint64m8_t test___riscv_vrsub_tu(vuint64m8_t merge,vuint64m8_t op1,uint64_t op2,size_t vl) +{ + return __riscv_vrsub_tu(merge,op1,op2,32); +} + + + +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf8,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf4,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf2,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m1,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m2,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m4,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m8,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf4,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf2,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m1,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m2,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m4,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m8,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*mf2,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m1,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m2,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m4,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m8,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m1,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m2,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m4,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m8,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ diff --git a/gcc/testsuite/g++.target/riscv/rvv/base/vrsub_vx_tum_rv32-1.C b/gcc/testsuite/g++.target/riscv/rvv/base/vrsub_vx_tum_rv32-1.C new file mode 100644 index 0000000..b2313ba --- /dev/null +++ b/gcc/testsuite/g++.target/riscv/rvv/base/vrsub_vx_tum_rv32-1.C @@ -0,0 +1,289 @@ +/* { dg-do compile } */ +/* { dg-options "-march=rv32gcv -mabi=ilp32d -O3 -fno-schedule-insns -fno-schedule-insns2" } */ + +#include "riscv_vector.h" + +vint8mf8_t test___riscv_vrsub_tum(vbool64_t mask,vint8mf8_t merge,vint8mf8_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,vl); +} + + +vint8mf4_t test___riscv_vrsub_tum(vbool32_t mask,vint8mf4_t merge,vint8mf4_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,vl); +} + + +vint8mf2_t test___riscv_vrsub_tum(vbool16_t mask,vint8mf2_t merge,vint8mf2_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,vl); +} + + +vint8m1_t test___riscv_vrsub_tum(vbool8_t mask,vint8m1_t merge,vint8m1_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,vl); +} + + +vint8m2_t test___riscv_vrsub_tum(vbool4_t mask,vint8m2_t merge,vint8m2_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,vl); +} + + +vint8m4_t test___riscv_vrsub_tum(vbool2_t mask,vint8m4_t merge,vint8m4_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,vl); +} + + +vint8m8_t test___riscv_vrsub_tum(vbool1_t mask,vint8m8_t merge,vint8m8_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,vl); +} + + +vint16mf4_t test___riscv_vrsub_tum(vbool64_t mask,vint16mf4_t merge,vint16mf4_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,vl); +} + + +vint16mf2_t test___riscv_vrsub_tum(vbool32_t mask,vint16mf2_t merge,vint16mf2_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,vl); +} + + +vint16m1_t test___riscv_vrsub_tum(vbool16_t mask,vint16m1_t merge,vint16m1_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,vl); +} + + +vint16m2_t test___riscv_vrsub_tum(vbool8_t mask,vint16m2_t merge,vint16m2_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,vl); +} + + +vint16m4_t test___riscv_vrsub_tum(vbool4_t mask,vint16m4_t merge,vint16m4_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,vl); +} + + +vint16m8_t test___riscv_vrsub_tum(vbool2_t mask,vint16m8_t merge,vint16m8_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,vl); +} + + +vint32mf2_t test___riscv_vrsub_tum(vbool64_t mask,vint32mf2_t merge,vint32mf2_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,vl); +} + + +vint32m1_t test___riscv_vrsub_tum(vbool32_t mask,vint32m1_t merge,vint32m1_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,vl); +} + + +vint32m2_t test___riscv_vrsub_tum(vbool16_t mask,vint32m2_t merge,vint32m2_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,vl); +} + + +vint32m4_t test___riscv_vrsub_tum(vbool8_t mask,vint32m4_t merge,vint32m4_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,vl); +} + + +vint32m8_t test___riscv_vrsub_tum(vbool4_t mask,vint32m8_t merge,vint32m8_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,vl); +} + + +vint64m1_t test___riscv_vrsub_tum(vbool64_t mask,vint64m1_t merge,vint64m1_t op1,int64_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,vl); +} + + +vint64m2_t test___riscv_vrsub_tum(vbool32_t mask,vint64m2_t merge,vint64m2_t op1,int64_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,vl); +} + + +vint64m4_t test___riscv_vrsub_tum(vbool16_t mask,vint64m4_t merge,vint64m4_t op1,int64_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,vl); +} + + +vint64m8_t test___riscv_vrsub_tum(vbool8_t mask,vint64m8_t merge,vint64m8_t op1,int64_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,vl); +} + + +vuint8mf8_t test___riscv_vrsub_tum(vbool64_t mask,vuint8mf8_t merge,vuint8mf8_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,vl); +} + + +vuint8mf4_t test___riscv_vrsub_tum(vbool32_t mask,vuint8mf4_t merge,vuint8mf4_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,vl); +} + + +vuint8mf2_t test___riscv_vrsub_tum(vbool16_t mask,vuint8mf2_t merge,vuint8mf2_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,vl); +} + + +vuint8m1_t test___riscv_vrsub_tum(vbool8_t mask,vuint8m1_t merge,vuint8m1_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,vl); +} + + +vuint8m2_t test___riscv_vrsub_tum(vbool4_t mask,vuint8m2_t merge,vuint8m2_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,vl); +} + + +vuint8m4_t test___riscv_vrsub_tum(vbool2_t mask,vuint8m4_t merge,vuint8m4_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,vl); +} + + +vuint8m8_t test___riscv_vrsub_tum(vbool1_t mask,vuint8m8_t merge,vuint8m8_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,vl); +} + + +vuint16mf4_t test___riscv_vrsub_tum(vbool64_t mask,vuint16mf4_t merge,vuint16mf4_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,vl); +} + + +vuint16mf2_t test___riscv_vrsub_tum(vbool32_t mask,vuint16mf2_t merge,vuint16mf2_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,vl); +} + + +vuint16m1_t test___riscv_vrsub_tum(vbool16_t mask,vuint16m1_t merge,vuint16m1_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,vl); +} + + +vuint16m2_t test___riscv_vrsub_tum(vbool8_t mask,vuint16m2_t merge,vuint16m2_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,vl); +} + + +vuint16m4_t test___riscv_vrsub_tum(vbool4_t mask,vuint16m4_t merge,vuint16m4_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,vl); +} + + +vuint16m8_t test___riscv_vrsub_tum(vbool2_t mask,vuint16m8_t merge,vuint16m8_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,vl); +} + + +vuint32mf2_t test___riscv_vrsub_tum(vbool64_t mask,vuint32mf2_t merge,vuint32mf2_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,vl); +} + + +vuint32m1_t test___riscv_vrsub_tum(vbool32_t mask,vuint32m1_t merge,vuint32m1_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,vl); +} + + +vuint32m2_t test___riscv_vrsub_tum(vbool16_t mask,vuint32m2_t merge,vuint32m2_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,vl); +} + + +vuint32m4_t test___riscv_vrsub_tum(vbool8_t mask,vuint32m4_t merge,vuint32m4_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,vl); +} + + +vuint32m8_t test___riscv_vrsub_tum(vbool4_t mask,vuint32m8_t merge,vuint32m8_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,vl); +} + + +vuint64m1_t test___riscv_vrsub_tum(vbool64_t mask,vuint64m1_t merge,vuint64m1_t op1,uint64_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,vl); +} + + +vuint64m2_t test___riscv_vrsub_tum(vbool32_t mask,vuint64m2_t merge,vuint64m2_t op1,uint64_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,vl); +} + + +vuint64m4_t test___riscv_vrsub_tum(vbool16_t mask,vuint64m4_t merge,vuint64m4_t op1,uint64_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,vl); +} + + +vuint64m8_t test___riscv_vrsub_tum(vbool8_t mask,vuint64m8_t merge,vuint64m8_t op1,uint64_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,vl); +} + + + +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf8,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf4,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf2,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m1,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m2,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m4,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m8,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf4,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf2,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m1,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m2,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m4,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m8,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*mf2,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m1,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m2,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m4,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m8,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsub\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 8 } } */ diff --git a/gcc/testsuite/g++.target/riscv/rvv/base/vrsub_vx_tum_rv32-2.C b/gcc/testsuite/g++.target/riscv/rvv/base/vrsub_vx_tum_rv32-2.C new file mode 100644 index 0000000..150b58f --- /dev/null +++ b/gcc/testsuite/g++.target/riscv/rvv/base/vrsub_vx_tum_rv32-2.C @@ -0,0 +1,289 @@ +/* { dg-do compile } */ +/* { dg-options "-march=rv32gcv -mabi=ilp32d -O3 -fno-schedule-insns -fno-schedule-insns2" } */ + +#include "riscv_vector.h" + +vint8mf8_t test___riscv_vrsub_tum(vbool64_t mask,vint8mf8_t merge,vint8mf8_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,31); +} + + +vint8mf4_t test___riscv_vrsub_tum(vbool32_t mask,vint8mf4_t merge,vint8mf4_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,31); +} + + +vint8mf2_t test___riscv_vrsub_tum(vbool16_t mask,vint8mf2_t merge,vint8mf2_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,31); +} + + +vint8m1_t test___riscv_vrsub_tum(vbool8_t mask,vint8m1_t merge,vint8m1_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,31); +} + + +vint8m2_t test___riscv_vrsub_tum(vbool4_t mask,vint8m2_t merge,vint8m2_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,31); +} + + +vint8m4_t test___riscv_vrsub_tum(vbool2_t mask,vint8m4_t merge,vint8m4_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,31); +} + + +vint8m8_t test___riscv_vrsub_tum(vbool1_t mask,vint8m8_t merge,vint8m8_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,31); +} + + +vint16mf4_t test___riscv_vrsub_tum(vbool64_t mask,vint16mf4_t merge,vint16mf4_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,31); +} + + +vint16mf2_t test___riscv_vrsub_tum(vbool32_t mask,vint16mf2_t merge,vint16mf2_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,31); +} + + +vint16m1_t test___riscv_vrsub_tum(vbool16_t mask,vint16m1_t merge,vint16m1_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,31); +} + + +vint16m2_t test___riscv_vrsub_tum(vbool8_t mask,vint16m2_t merge,vint16m2_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,31); +} + + +vint16m4_t test___riscv_vrsub_tum(vbool4_t mask,vint16m4_t merge,vint16m4_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,31); +} + + +vint16m8_t test___riscv_vrsub_tum(vbool2_t mask,vint16m8_t merge,vint16m8_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,31); +} + + +vint32mf2_t test___riscv_vrsub_tum(vbool64_t mask,vint32mf2_t merge,vint32mf2_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,31); +} + + +vint32m1_t test___riscv_vrsub_tum(vbool32_t mask,vint32m1_t merge,vint32m1_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,31); +} + + +vint32m2_t test___riscv_vrsub_tum(vbool16_t mask,vint32m2_t merge,vint32m2_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,31); +} + + +vint32m4_t test___riscv_vrsub_tum(vbool8_t mask,vint32m4_t merge,vint32m4_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,31); +} + + +vint32m8_t test___riscv_vrsub_tum(vbool4_t mask,vint32m8_t merge,vint32m8_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,31); +} + + +vint64m1_t test___riscv_vrsub_tum(vbool64_t mask,vint64m1_t merge,vint64m1_t op1,int64_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,31); +} + + +vint64m2_t test___riscv_vrsub_tum(vbool32_t mask,vint64m2_t merge,vint64m2_t op1,int64_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,31); +} + + +vint64m4_t test___riscv_vrsub_tum(vbool16_t mask,vint64m4_t merge,vint64m4_t op1,int64_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,31); +} + + +vint64m8_t test___riscv_vrsub_tum(vbool8_t mask,vint64m8_t merge,vint64m8_t op1,int64_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,31); +} + + +vuint8mf8_t test___riscv_vrsub_tum(vbool64_t mask,vuint8mf8_t merge,vuint8mf8_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,31); +} + + +vuint8mf4_t test___riscv_vrsub_tum(vbool32_t mask,vuint8mf4_t merge,vuint8mf4_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,31); +} + + +vuint8mf2_t test___riscv_vrsub_tum(vbool16_t mask,vuint8mf2_t merge,vuint8mf2_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,31); +} + + +vuint8m1_t test___riscv_vrsub_tum(vbool8_t mask,vuint8m1_t merge,vuint8m1_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,31); +} + + +vuint8m2_t test___riscv_vrsub_tum(vbool4_t mask,vuint8m2_t merge,vuint8m2_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,31); +} + + +vuint8m4_t test___riscv_vrsub_tum(vbool2_t mask,vuint8m4_t merge,vuint8m4_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,31); +} + + +vuint8m8_t test___riscv_vrsub_tum(vbool1_t mask,vuint8m8_t merge,vuint8m8_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,31); +} + + +vuint16mf4_t test___riscv_vrsub_tum(vbool64_t mask,vuint16mf4_t merge,vuint16mf4_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,31); +} + + +vuint16mf2_t test___riscv_vrsub_tum(vbool32_t mask,vuint16mf2_t merge,vuint16mf2_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,31); +} + + +vuint16m1_t test___riscv_vrsub_tum(vbool16_t mask,vuint16m1_t merge,vuint16m1_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,31); +} + + +vuint16m2_t test___riscv_vrsub_tum(vbool8_t mask,vuint16m2_t merge,vuint16m2_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,31); +} + + +vuint16m4_t test___riscv_vrsub_tum(vbool4_t mask,vuint16m4_t merge,vuint16m4_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,31); +} + + +vuint16m8_t test___riscv_vrsub_tum(vbool2_t mask,vuint16m8_t merge,vuint16m8_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,31); +} + + +vuint32mf2_t test___riscv_vrsub_tum(vbool64_t mask,vuint32mf2_t merge,vuint32mf2_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,31); +} + + +vuint32m1_t test___riscv_vrsub_tum(vbool32_t mask,vuint32m1_t merge,vuint32m1_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,31); +} + + +vuint32m2_t test___riscv_vrsub_tum(vbool16_t mask,vuint32m2_t merge,vuint32m2_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,31); +} + + +vuint32m4_t test___riscv_vrsub_tum(vbool8_t mask,vuint32m4_t merge,vuint32m4_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,31); +} + + +vuint32m8_t test___riscv_vrsub_tum(vbool4_t mask,vuint32m8_t merge,vuint32m8_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,31); +} + + +vuint64m1_t test___riscv_vrsub_tum(vbool64_t mask,vuint64m1_t merge,vuint64m1_t op1,uint64_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,31); +} + + +vuint64m2_t test___riscv_vrsub_tum(vbool32_t mask,vuint64m2_t merge,vuint64m2_t op1,uint64_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,31); +} + + +vuint64m4_t test___riscv_vrsub_tum(vbool16_t mask,vuint64m4_t merge,vuint64m4_t op1,uint64_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,31); +} + + +vuint64m8_t test___riscv_vrsub_tum(vbool8_t mask,vuint64m8_t merge,vuint64m8_t op1,uint64_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,31); +} + + + +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*mf8,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*mf4,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*mf2,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m1,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m2,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m4,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m8,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*mf4,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*mf2,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m1,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m2,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m4,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m8,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*mf2,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m1,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m2,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m4,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m8,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsub\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 8 } } */ diff --git a/gcc/testsuite/g++.target/riscv/rvv/base/vrsub_vx_tum_rv32-3.C b/gcc/testsuite/g++.target/riscv/rvv/base/vrsub_vx_tum_rv32-3.C new file mode 100644 index 0000000..94a3735 --- /dev/null +++ b/gcc/testsuite/g++.target/riscv/rvv/base/vrsub_vx_tum_rv32-3.C @@ -0,0 +1,289 @@ +/* { dg-do compile } */ +/* { dg-options "-march=rv32gcv -mabi=ilp32d -O3 -fno-schedule-insns -fno-schedule-insns2" } */ + +#include "riscv_vector.h" + +vint8mf8_t test___riscv_vrsub_tum(vbool64_t mask,vint8mf8_t merge,vint8mf8_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,32); +} + + +vint8mf4_t test___riscv_vrsub_tum(vbool32_t mask,vint8mf4_t merge,vint8mf4_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,32); +} + + +vint8mf2_t test___riscv_vrsub_tum(vbool16_t mask,vint8mf2_t merge,vint8mf2_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,32); +} + + +vint8m1_t test___riscv_vrsub_tum(vbool8_t mask,vint8m1_t merge,vint8m1_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,32); +} + + +vint8m2_t test___riscv_vrsub_tum(vbool4_t mask,vint8m2_t merge,vint8m2_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,32); +} + + +vint8m4_t test___riscv_vrsub_tum(vbool2_t mask,vint8m4_t merge,vint8m4_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,32); +} + + +vint8m8_t test___riscv_vrsub_tum(vbool1_t mask,vint8m8_t merge,vint8m8_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,32); +} + + +vint16mf4_t test___riscv_vrsub_tum(vbool64_t mask,vint16mf4_t merge,vint16mf4_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,32); +} + + +vint16mf2_t test___riscv_vrsub_tum(vbool32_t mask,vint16mf2_t merge,vint16mf2_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,32); +} + + +vint16m1_t test___riscv_vrsub_tum(vbool16_t mask,vint16m1_t merge,vint16m1_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,32); +} + + +vint16m2_t test___riscv_vrsub_tum(vbool8_t mask,vint16m2_t merge,vint16m2_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,32); +} + + +vint16m4_t test___riscv_vrsub_tum(vbool4_t mask,vint16m4_t merge,vint16m4_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,32); +} + + +vint16m8_t test___riscv_vrsub_tum(vbool2_t mask,vint16m8_t merge,vint16m8_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,32); +} + + +vint32mf2_t test___riscv_vrsub_tum(vbool64_t mask,vint32mf2_t merge,vint32mf2_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,32); +} + + +vint32m1_t test___riscv_vrsub_tum(vbool32_t mask,vint32m1_t merge,vint32m1_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,32); +} + + +vint32m2_t test___riscv_vrsub_tum(vbool16_t mask,vint32m2_t merge,vint32m2_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,32); +} + + +vint32m4_t test___riscv_vrsub_tum(vbool8_t mask,vint32m4_t merge,vint32m4_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,32); +} + + +vint32m8_t test___riscv_vrsub_tum(vbool4_t mask,vint32m8_t merge,vint32m8_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,32); +} + + +vint64m1_t test___riscv_vrsub_tum(vbool64_t mask,vint64m1_t merge,vint64m1_t op1,int64_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,32); +} + + +vint64m2_t test___riscv_vrsub_tum(vbool32_t mask,vint64m2_t merge,vint64m2_t op1,int64_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,32); +} + + +vint64m4_t test___riscv_vrsub_tum(vbool16_t mask,vint64m4_t merge,vint64m4_t op1,int64_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,32); +} + + +vint64m8_t test___riscv_vrsub_tum(vbool8_t mask,vint64m8_t merge,vint64m8_t op1,int64_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,32); +} + + +vuint8mf8_t test___riscv_vrsub_tum(vbool64_t mask,vuint8mf8_t merge,vuint8mf8_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,32); +} + + +vuint8mf4_t test___riscv_vrsub_tum(vbool32_t mask,vuint8mf4_t merge,vuint8mf4_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,32); +} + + +vuint8mf2_t test___riscv_vrsub_tum(vbool16_t mask,vuint8mf2_t merge,vuint8mf2_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,32); +} + + +vuint8m1_t test___riscv_vrsub_tum(vbool8_t mask,vuint8m1_t merge,vuint8m1_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,32); +} + + +vuint8m2_t test___riscv_vrsub_tum(vbool4_t mask,vuint8m2_t merge,vuint8m2_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,32); +} + + +vuint8m4_t test___riscv_vrsub_tum(vbool2_t mask,vuint8m4_t merge,vuint8m4_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,32); +} + + +vuint8m8_t test___riscv_vrsub_tum(vbool1_t mask,vuint8m8_t merge,vuint8m8_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,32); +} + + +vuint16mf4_t test___riscv_vrsub_tum(vbool64_t mask,vuint16mf4_t merge,vuint16mf4_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,32); +} + + +vuint16mf2_t test___riscv_vrsub_tum(vbool32_t mask,vuint16mf2_t merge,vuint16mf2_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,32); +} + + +vuint16m1_t test___riscv_vrsub_tum(vbool16_t mask,vuint16m1_t merge,vuint16m1_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,32); +} + + +vuint16m2_t test___riscv_vrsub_tum(vbool8_t mask,vuint16m2_t merge,vuint16m2_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,32); +} + + +vuint16m4_t test___riscv_vrsub_tum(vbool4_t mask,vuint16m4_t merge,vuint16m4_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,32); +} + + +vuint16m8_t test___riscv_vrsub_tum(vbool2_t mask,vuint16m8_t merge,vuint16m8_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,32); +} + + +vuint32mf2_t test___riscv_vrsub_tum(vbool64_t mask,vuint32mf2_t merge,vuint32mf2_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,32); +} + + +vuint32m1_t test___riscv_vrsub_tum(vbool32_t mask,vuint32m1_t merge,vuint32m1_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,32); +} + + +vuint32m2_t test___riscv_vrsub_tum(vbool16_t mask,vuint32m2_t merge,vuint32m2_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,32); +} + + +vuint32m4_t test___riscv_vrsub_tum(vbool8_t mask,vuint32m4_t merge,vuint32m4_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,32); +} + + +vuint32m8_t test___riscv_vrsub_tum(vbool4_t mask,vuint32m8_t merge,vuint32m8_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,32); +} + + +vuint64m1_t test___riscv_vrsub_tum(vbool64_t mask,vuint64m1_t merge,vuint64m1_t op1,uint64_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,32); +} + + +vuint64m2_t test___riscv_vrsub_tum(vbool32_t mask,vuint64m2_t merge,vuint64m2_t op1,uint64_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,32); +} + + +vuint64m4_t test___riscv_vrsub_tum(vbool16_t mask,vuint64m4_t merge,vuint64m4_t op1,uint64_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,32); +} + + +vuint64m8_t test___riscv_vrsub_tum(vbool8_t mask,vuint64m8_t merge,vuint64m8_t op1,uint64_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,32); +} + + + +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf8,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf4,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf2,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m1,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m2,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m4,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m8,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf4,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf2,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m1,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m2,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m4,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m8,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*mf2,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m1,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m2,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m4,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m8,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsub\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 8 } } */ diff --git a/gcc/testsuite/g++.target/riscv/rvv/base/vrsub_vx_tum_rv64-1.C b/gcc/testsuite/g++.target/riscv/rvv/base/vrsub_vx_tum_rv64-1.C new file mode 100644 index 0000000..3d4d035 --- /dev/null +++ b/gcc/testsuite/g++.target/riscv/rvv/base/vrsub_vx_tum_rv64-1.C @@ -0,0 +1,292 @@ +/* { dg-do compile } */ +/* { dg-options "-march=rv64gcv -mabi=lp64d -O3 -fno-schedule-insns -fno-schedule-insns2" } */ + +#include "riscv_vector.h" + +vint8mf8_t test___riscv_vrsub_tum(vbool64_t mask,vint8mf8_t merge,vint8mf8_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,vl); +} + + +vint8mf4_t test___riscv_vrsub_tum(vbool32_t mask,vint8mf4_t merge,vint8mf4_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,vl); +} + + +vint8mf2_t test___riscv_vrsub_tum(vbool16_t mask,vint8mf2_t merge,vint8mf2_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,vl); +} + + +vint8m1_t test___riscv_vrsub_tum(vbool8_t mask,vint8m1_t merge,vint8m1_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,vl); +} + + +vint8m2_t test___riscv_vrsub_tum(vbool4_t mask,vint8m2_t merge,vint8m2_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,vl); +} + + +vint8m4_t test___riscv_vrsub_tum(vbool2_t mask,vint8m4_t merge,vint8m4_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,vl); +} + + +vint8m8_t test___riscv_vrsub_tum(vbool1_t mask,vint8m8_t merge,vint8m8_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,vl); +} + + +vint16mf4_t test___riscv_vrsub_tum(vbool64_t mask,vint16mf4_t merge,vint16mf4_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,vl); +} + + +vint16mf2_t test___riscv_vrsub_tum(vbool32_t mask,vint16mf2_t merge,vint16mf2_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,vl); +} + + +vint16m1_t test___riscv_vrsub_tum(vbool16_t mask,vint16m1_t merge,vint16m1_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,vl); +} + + +vint16m2_t test___riscv_vrsub_tum(vbool8_t mask,vint16m2_t merge,vint16m2_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,vl); +} + + +vint16m4_t test___riscv_vrsub_tum(vbool4_t mask,vint16m4_t merge,vint16m4_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,vl); +} + + +vint16m8_t test___riscv_vrsub_tum(vbool2_t mask,vint16m8_t merge,vint16m8_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,vl); +} + + +vint32mf2_t test___riscv_vrsub_tum(vbool64_t mask,vint32mf2_t merge,vint32mf2_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,vl); +} + + +vint32m1_t test___riscv_vrsub_tum(vbool32_t mask,vint32m1_t merge,vint32m1_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,vl); +} + + +vint32m2_t test___riscv_vrsub_tum(vbool16_t mask,vint32m2_t merge,vint32m2_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,vl); +} + + +vint32m4_t test___riscv_vrsub_tum(vbool8_t mask,vint32m4_t merge,vint32m4_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,vl); +} + + +vint32m8_t test___riscv_vrsub_tum(vbool4_t mask,vint32m8_t merge,vint32m8_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,vl); +} + + +vint64m1_t test___riscv_vrsub_tum(vbool64_t mask,vint64m1_t merge,vint64m1_t op1,int64_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,vl); +} + + +vint64m2_t test___riscv_vrsub_tum(vbool32_t mask,vint64m2_t merge,vint64m2_t op1,int64_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,vl); +} + + +vint64m4_t test___riscv_vrsub_tum(vbool16_t mask,vint64m4_t merge,vint64m4_t op1,int64_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,vl); +} + + +vint64m8_t test___riscv_vrsub_tum(vbool8_t mask,vint64m8_t merge,vint64m8_t op1,int64_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,vl); +} + + +vuint8mf8_t test___riscv_vrsub_tum(vbool64_t mask,vuint8mf8_t merge,vuint8mf8_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,vl); +} + + +vuint8mf4_t test___riscv_vrsub_tum(vbool32_t mask,vuint8mf4_t merge,vuint8mf4_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,vl); +} + + +vuint8mf2_t test___riscv_vrsub_tum(vbool16_t mask,vuint8mf2_t merge,vuint8mf2_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,vl); +} + + +vuint8m1_t test___riscv_vrsub_tum(vbool8_t mask,vuint8m1_t merge,vuint8m1_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,vl); +} + + +vuint8m2_t test___riscv_vrsub_tum(vbool4_t mask,vuint8m2_t merge,vuint8m2_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,vl); +} + + +vuint8m4_t test___riscv_vrsub_tum(vbool2_t mask,vuint8m4_t merge,vuint8m4_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,vl); +} + + +vuint8m8_t test___riscv_vrsub_tum(vbool1_t mask,vuint8m8_t merge,vuint8m8_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,vl); +} + + +vuint16mf4_t test___riscv_vrsub_tum(vbool64_t mask,vuint16mf4_t merge,vuint16mf4_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,vl); +} + + +vuint16mf2_t test___riscv_vrsub_tum(vbool32_t mask,vuint16mf2_t merge,vuint16mf2_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,vl); +} + + +vuint16m1_t test___riscv_vrsub_tum(vbool16_t mask,vuint16m1_t merge,vuint16m1_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,vl); +} + + +vuint16m2_t test___riscv_vrsub_tum(vbool8_t mask,vuint16m2_t merge,vuint16m2_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,vl); +} + + +vuint16m4_t test___riscv_vrsub_tum(vbool4_t mask,vuint16m4_t merge,vuint16m4_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,vl); +} + + +vuint16m8_t test___riscv_vrsub_tum(vbool2_t mask,vuint16m8_t merge,vuint16m8_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,vl); +} + + +vuint32mf2_t test___riscv_vrsub_tum(vbool64_t mask,vuint32mf2_t merge,vuint32mf2_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,vl); +} + + +vuint32m1_t test___riscv_vrsub_tum(vbool32_t mask,vuint32m1_t merge,vuint32m1_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,vl); +} + + +vuint32m2_t test___riscv_vrsub_tum(vbool16_t mask,vuint32m2_t merge,vuint32m2_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,vl); +} + + +vuint32m4_t test___riscv_vrsub_tum(vbool8_t mask,vuint32m4_t merge,vuint32m4_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,vl); +} + + +vuint32m8_t test___riscv_vrsub_tum(vbool4_t mask,vuint32m8_t merge,vuint32m8_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,vl); +} + + +vuint64m1_t test___riscv_vrsub_tum(vbool64_t mask,vuint64m1_t merge,vuint64m1_t op1,uint64_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,vl); +} + + +vuint64m2_t test___riscv_vrsub_tum(vbool32_t mask,vuint64m2_t merge,vuint64m2_t op1,uint64_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,vl); +} + + +vuint64m4_t test___riscv_vrsub_tum(vbool16_t mask,vuint64m4_t merge,vuint64m4_t op1,uint64_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,vl); +} + + +vuint64m8_t test___riscv_vrsub_tum(vbool8_t mask,vuint64m8_t merge,vuint64m8_t op1,uint64_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,vl); +} + + + +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf8,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf4,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf2,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m1,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m2,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m4,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m8,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf4,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf2,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m1,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m2,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m4,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m8,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*mf2,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m1,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m2,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m4,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m8,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m1,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m2,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m4,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m8,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ diff --git a/gcc/testsuite/g++.target/riscv/rvv/base/vrsub_vx_tum_rv64-2.C b/gcc/testsuite/g++.target/riscv/rvv/base/vrsub_vx_tum_rv64-2.C new file mode 100644 index 0000000..fbe75f6 --- /dev/null +++ b/gcc/testsuite/g++.target/riscv/rvv/base/vrsub_vx_tum_rv64-2.C @@ -0,0 +1,292 @@ +/* { dg-do compile } */ +/* { dg-options "-march=rv64gcv -mabi=lp64d -O3 -fno-schedule-insns -fno-schedule-insns2" } */ + +#include "riscv_vector.h" + +vint8mf8_t test___riscv_vrsub_tum(vbool64_t mask,vint8mf8_t merge,vint8mf8_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,31); +} + + +vint8mf4_t test___riscv_vrsub_tum(vbool32_t mask,vint8mf4_t merge,vint8mf4_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,31); +} + + +vint8mf2_t test___riscv_vrsub_tum(vbool16_t mask,vint8mf2_t merge,vint8mf2_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,31); +} + + +vint8m1_t test___riscv_vrsub_tum(vbool8_t mask,vint8m1_t merge,vint8m1_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,31); +} + + +vint8m2_t test___riscv_vrsub_tum(vbool4_t mask,vint8m2_t merge,vint8m2_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,31); +} + + +vint8m4_t test___riscv_vrsub_tum(vbool2_t mask,vint8m4_t merge,vint8m4_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,31); +} + + +vint8m8_t test___riscv_vrsub_tum(vbool1_t mask,vint8m8_t merge,vint8m8_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,31); +} + + +vint16mf4_t test___riscv_vrsub_tum(vbool64_t mask,vint16mf4_t merge,vint16mf4_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,31); +} + + +vint16mf2_t test___riscv_vrsub_tum(vbool32_t mask,vint16mf2_t merge,vint16mf2_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,31); +} + + +vint16m1_t test___riscv_vrsub_tum(vbool16_t mask,vint16m1_t merge,vint16m1_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,31); +} + + +vint16m2_t test___riscv_vrsub_tum(vbool8_t mask,vint16m2_t merge,vint16m2_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,31); +} + + +vint16m4_t test___riscv_vrsub_tum(vbool4_t mask,vint16m4_t merge,vint16m4_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,31); +} + + +vint16m8_t test___riscv_vrsub_tum(vbool2_t mask,vint16m8_t merge,vint16m8_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,31); +} + + +vint32mf2_t test___riscv_vrsub_tum(vbool64_t mask,vint32mf2_t merge,vint32mf2_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,31); +} + + +vint32m1_t test___riscv_vrsub_tum(vbool32_t mask,vint32m1_t merge,vint32m1_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,31); +} + + +vint32m2_t test___riscv_vrsub_tum(vbool16_t mask,vint32m2_t merge,vint32m2_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,31); +} + + +vint32m4_t test___riscv_vrsub_tum(vbool8_t mask,vint32m4_t merge,vint32m4_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,31); +} + + +vint32m8_t test___riscv_vrsub_tum(vbool4_t mask,vint32m8_t merge,vint32m8_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,31); +} + + +vint64m1_t test___riscv_vrsub_tum(vbool64_t mask,vint64m1_t merge,vint64m1_t op1,int64_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,31); +} + + +vint64m2_t test___riscv_vrsub_tum(vbool32_t mask,vint64m2_t merge,vint64m2_t op1,int64_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,31); +} + + +vint64m4_t test___riscv_vrsub_tum(vbool16_t mask,vint64m4_t merge,vint64m4_t op1,int64_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,31); +} + + +vint64m8_t test___riscv_vrsub_tum(vbool8_t mask,vint64m8_t merge,vint64m8_t op1,int64_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,31); +} + + +vuint8mf8_t test___riscv_vrsub_tum(vbool64_t mask,vuint8mf8_t merge,vuint8mf8_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,31); +} + + +vuint8mf4_t test___riscv_vrsub_tum(vbool32_t mask,vuint8mf4_t merge,vuint8mf4_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,31); +} + + +vuint8mf2_t test___riscv_vrsub_tum(vbool16_t mask,vuint8mf2_t merge,vuint8mf2_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,31); +} + + +vuint8m1_t test___riscv_vrsub_tum(vbool8_t mask,vuint8m1_t merge,vuint8m1_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,31); +} + + +vuint8m2_t test___riscv_vrsub_tum(vbool4_t mask,vuint8m2_t merge,vuint8m2_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,31); +} + + +vuint8m4_t test___riscv_vrsub_tum(vbool2_t mask,vuint8m4_t merge,vuint8m4_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,31); +} + + +vuint8m8_t test___riscv_vrsub_tum(vbool1_t mask,vuint8m8_t merge,vuint8m8_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,31); +} + + +vuint16mf4_t test___riscv_vrsub_tum(vbool64_t mask,vuint16mf4_t merge,vuint16mf4_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,31); +} + + +vuint16mf2_t test___riscv_vrsub_tum(vbool32_t mask,vuint16mf2_t merge,vuint16mf2_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,31); +} + + +vuint16m1_t test___riscv_vrsub_tum(vbool16_t mask,vuint16m1_t merge,vuint16m1_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,31); +} + + +vuint16m2_t test___riscv_vrsub_tum(vbool8_t mask,vuint16m2_t merge,vuint16m2_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,31); +} + + +vuint16m4_t test___riscv_vrsub_tum(vbool4_t mask,vuint16m4_t merge,vuint16m4_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,31); +} + + +vuint16m8_t test___riscv_vrsub_tum(vbool2_t mask,vuint16m8_t merge,vuint16m8_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,31); +} + + +vuint32mf2_t test___riscv_vrsub_tum(vbool64_t mask,vuint32mf2_t merge,vuint32mf2_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,31); +} + + +vuint32m1_t test___riscv_vrsub_tum(vbool32_t mask,vuint32m1_t merge,vuint32m1_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,31); +} + + +vuint32m2_t test___riscv_vrsub_tum(vbool16_t mask,vuint32m2_t merge,vuint32m2_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,31); +} + + +vuint32m4_t test___riscv_vrsub_tum(vbool8_t mask,vuint32m4_t merge,vuint32m4_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,31); +} + + +vuint32m8_t test___riscv_vrsub_tum(vbool4_t mask,vuint32m8_t merge,vuint32m8_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,31); +} + + +vuint64m1_t test___riscv_vrsub_tum(vbool64_t mask,vuint64m1_t merge,vuint64m1_t op1,uint64_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,31); +} + + +vuint64m2_t test___riscv_vrsub_tum(vbool32_t mask,vuint64m2_t merge,vuint64m2_t op1,uint64_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,31); +} + + +vuint64m4_t test___riscv_vrsub_tum(vbool16_t mask,vuint64m4_t merge,vuint64m4_t op1,uint64_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,31); +} + + +vuint64m8_t test___riscv_vrsub_tum(vbool8_t mask,vuint64m8_t merge,vuint64m8_t op1,uint64_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,31); +} + + + +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*mf8,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*mf4,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*mf2,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m1,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m2,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m4,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m8,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*mf4,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*mf2,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m1,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m2,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m4,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m8,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*mf2,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m1,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m2,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m4,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m8,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e64,\s*m1,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e64,\s*m2,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e64,\s*m4,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e64,\s*m8,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ diff --git a/gcc/testsuite/g++.target/riscv/rvv/base/vrsub_vx_tum_rv64-3.C b/gcc/testsuite/g++.target/riscv/rvv/base/vrsub_vx_tum_rv64-3.C new file mode 100644 index 0000000..4678211 --- /dev/null +++ b/gcc/testsuite/g++.target/riscv/rvv/base/vrsub_vx_tum_rv64-3.C @@ -0,0 +1,292 @@ +/* { dg-do compile } */ +/* { dg-options "-march=rv64gcv -mabi=lp64d -O3 -fno-schedule-insns -fno-schedule-insns2" } */ + +#include "riscv_vector.h" + +vint8mf8_t test___riscv_vrsub_tum(vbool64_t mask,vint8mf8_t merge,vint8mf8_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,32); +} + + +vint8mf4_t test___riscv_vrsub_tum(vbool32_t mask,vint8mf4_t merge,vint8mf4_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,32); +} + + +vint8mf2_t test___riscv_vrsub_tum(vbool16_t mask,vint8mf2_t merge,vint8mf2_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,32); +} + + +vint8m1_t test___riscv_vrsub_tum(vbool8_t mask,vint8m1_t merge,vint8m1_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,32); +} + + +vint8m2_t test___riscv_vrsub_tum(vbool4_t mask,vint8m2_t merge,vint8m2_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,32); +} + + +vint8m4_t test___riscv_vrsub_tum(vbool2_t mask,vint8m4_t merge,vint8m4_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,32); +} + + +vint8m8_t test___riscv_vrsub_tum(vbool1_t mask,vint8m8_t merge,vint8m8_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,32); +} + + +vint16mf4_t test___riscv_vrsub_tum(vbool64_t mask,vint16mf4_t merge,vint16mf4_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,32); +} + + +vint16mf2_t test___riscv_vrsub_tum(vbool32_t mask,vint16mf2_t merge,vint16mf2_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,32); +} + + +vint16m1_t test___riscv_vrsub_tum(vbool16_t mask,vint16m1_t merge,vint16m1_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,32); +} + + +vint16m2_t test___riscv_vrsub_tum(vbool8_t mask,vint16m2_t merge,vint16m2_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,32); +} + + +vint16m4_t test___riscv_vrsub_tum(vbool4_t mask,vint16m4_t merge,vint16m4_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,32); +} + + +vint16m8_t test___riscv_vrsub_tum(vbool2_t mask,vint16m8_t merge,vint16m8_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,32); +} + + +vint32mf2_t test___riscv_vrsub_tum(vbool64_t mask,vint32mf2_t merge,vint32mf2_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,32); +} + + +vint32m1_t test___riscv_vrsub_tum(vbool32_t mask,vint32m1_t merge,vint32m1_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,32); +} + + +vint32m2_t test___riscv_vrsub_tum(vbool16_t mask,vint32m2_t merge,vint32m2_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,32); +} + + +vint32m4_t test___riscv_vrsub_tum(vbool8_t mask,vint32m4_t merge,vint32m4_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,32); +} + + +vint32m8_t test___riscv_vrsub_tum(vbool4_t mask,vint32m8_t merge,vint32m8_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,32); +} + + +vint64m1_t test___riscv_vrsub_tum(vbool64_t mask,vint64m1_t merge,vint64m1_t op1,int64_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,32); +} + + +vint64m2_t test___riscv_vrsub_tum(vbool32_t mask,vint64m2_t merge,vint64m2_t op1,int64_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,32); +} + + +vint64m4_t test___riscv_vrsub_tum(vbool16_t mask,vint64m4_t merge,vint64m4_t op1,int64_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,32); +} + + +vint64m8_t test___riscv_vrsub_tum(vbool8_t mask,vint64m8_t merge,vint64m8_t op1,int64_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,32); +} + + +vuint8mf8_t test___riscv_vrsub_tum(vbool64_t mask,vuint8mf8_t merge,vuint8mf8_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,32); +} + + +vuint8mf4_t test___riscv_vrsub_tum(vbool32_t mask,vuint8mf4_t merge,vuint8mf4_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,32); +} + + +vuint8mf2_t test___riscv_vrsub_tum(vbool16_t mask,vuint8mf2_t merge,vuint8mf2_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,32); +} + + +vuint8m1_t test___riscv_vrsub_tum(vbool8_t mask,vuint8m1_t merge,vuint8m1_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,32); +} + + +vuint8m2_t test___riscv_vrsub_tum(vbool4_t mask,vuint8m2_t merge,vuint8m2_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,32); +} + + +vuint8m4_t test___riscv_vrsub_tum(vbool2_t mask,vuint8m4_t merge,vuint8m4_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,32); +} + + +vuint8m8_t test___riscv_vrsub_tum(vbool1_t mask,vuint8m8_t merge,vuint8m8_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,32); +} + + +vuint16mf4_t test___riscv_vrsub_tum(vbool64_t mask,vuint16mf4_t merge,vuint16mf4_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,32); +} + + +vuint16mf2_t test___riscv_vrsub_tum(vbool32_t mask,vuint16mf2_t merge,vuint16mf2_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,32); +} + + +vuint16m1_t test___riscv_vrsub_tum(vbool16_t mask,vuint16m1_t merge,vuint16m1_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,32); +} + + +vuint16m2_t test___riscv_vrsub_tum(vbool8_t mask,vuint16m2_t merge,vuint16m2_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,32); +} + + +vuint16m4_t test___riscv_vrsub_tum(vbool4_t mask,vuint16m4_t merge,vuint16m4_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,32); +} + + +vuint16m8_t test___riscv_vrsub_tum(vbool2_t mask,vuint16m8_t merge,vuint16m8_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,32); +} + + +vuint32mf2_t test___riscv_vrsub_tum(vbool64_t mask,vuint32mf2_t merge,vuint32mf2_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,32); +} + + +vuint32m1_t test___riscv_vrsub_tum(vbool32_t mask,vuint32m1_t merge,vuint32m1_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,32); +} + + +vuint32m2_t test___riscv_vrsub_tum(vbool16_t mask,vuint32m2_t merge,vuint32m2_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,32); +} + + +vuint32m4_t test___riscv_vrsub_tum(vbool8_t mask,vuint32m4_t merge,vuint32m4_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,32); +} + + +vuint32m8_t test___riscv_vrsub_tum(vbool4_t mask,vuint32m8_t merge,vuint32m8_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,32); +} + + +vuint64m1_t test___riscv_vrsub_tum(vbool64_t mask,vuint64m1_t merge,vuint64m1_t op1,uint64_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,32); +} + + +vuint64m2_t test___riscv_vrsub_tum(vbool32_t mask,vuint64m2_t merge,vuint64m2_t op1,uint64_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,32); +} + + +vuint64m4_t test___riscv_vrsub_tum(vbool16_t mask,vuint64m4_t merge,vuint64m4_t op1,uint64_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,32); +} + + +vuint64m8_t test___riscv_vrsub_tum(vbool8_t mask,vuint64m8_t merge,vuint64m8_t op1,uint64_t op2,size_t vl) +{ + return __riscv_vrsub_tum(mask,merge,op1,op2,32); +} + + + +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf8,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf4,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf2,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m1,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m2,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m4,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m8,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf4,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf2,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m1,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m2,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m4,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m8,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*mf2,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m1,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m2,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m4,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m8,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m1,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m2,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m4,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m8,\s*tu,\s*m[au]\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ diff --git a/gcc/testsuite/g++.target/riscv/rvv/base/vrsub_vx_tumu_rv32-1.C b/gcc/testsuite/g++.target/riscv/rvv/base/vrsub_vx_tumu_rv32-1.C new file mode 100644 index 0000000..daccc41 --- /dev/null +++ b/gcc/testsuite/g++.target/riscv/rvv/base/vrsub_vx_tumu_rv32-1.C @@ -0,0 +1,289 @@ +/* { dg-do compile } */ +/* { dg-options "-march=rv32gcv -mabi=ilp32d -O3 -fno-schedule-insns -fno-schedule-insns2" } */ + +#include "riscv_vector.h" + +vint8mf8_t test___riscv_vrsub_tumu(vbool64_t mask,vint8mf8_t merge,vint8mf8_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,vl); +} + + +vint8mf4_t test___riscv_vrsub_tumu(vbool32_t mask,vint8mf4_t merge,vint8mf4_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,vl); +} + + +vint8mf2_t test___riscv_vrsub_tumu(vbool16_t mask,vint8mf2_t merge,vint8mf2_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,vl); +} + + +vint8m1_t test___riscv_vrsub_tumu(vbool8_t mask,vint8m1_t merge,vint8m1_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,vl); +} + + +vint8m2_t test___riscv_vrsub_tumu(vbool4_t mask,vint8m2_t merge,vint8m2_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,vl); +} + + +vint8m4_t test___riscv_vrsub_tumu(vbool2_t mask,vint8m4_t merge,vint8m4_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,vl); +} + + +vint8m8_t test___riscv_vrsub_tumu(vbool1_t mask,vint8m8_t merge,vint8m8_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,vl); +} + + +vint16mf4_t test___riscv_vrsub_tumu(vbool64_t mask,vint16mf4_t merge,vint16mf4_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,vl); +} + + +vint16mf2_t test___riscv_vrsub_tumu(vbool32_t mask,vint16mf2_t merge,vint16mf2_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,vl); +} + + +vint16m1_t test___riscv_vrsub_tumu(vbool16_t mask,vint16m1_t merge,vint16m1_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,vl); +} + + +vint16m2_t test___riscv_vrsub_tumu(vbool8_t mask,vint16m2_t merge,vint16m2_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,vl); +} + + +vint16m4_t test___riscv_vrsub_tumu(vbool4_t mask,vint16m4_t merge,vint16m4_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,vl); +} + + +vint16m8_t test___riscv_vrsub_tumu(vbool2_t mask,vint16m8_t merge,vint16m8_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,vl); +} + + +vint32mf2_t test___riscv_vrsub_tumu(vbool64_t mask,vint32mf2_t merge,vint32mf2_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,vl); +} + + +vint32m1_t test___riscv_vrsub_tumu(vbool32_t mask,vint32m1_t merge,vint32m1_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,vl); +} + + +vint32m2_t test___riscv_vrsub_tumu(vbool16_t mask,vint32m2_t merge,vint32m2_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,vl); +} + + +vint32m4_t test___riscv_vrsub_tumu(vbool8_t mask,vint32m4_t merge,vint32m4_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,vl); +} + + +vint32m8_t test___riscv_vrsub_tumu(vbool4_t mask,vint32m8_t merge,vint32m8_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,vl); +} + + +vint64m1_t test___riscv_vrsub_tumu(vbool64_t mask,vint64m1_t merge,vint64m1_t op1,int64_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,vl); +} + + +vint64m2_t test___riscv_vrsub_tumu(vbool32_t mask,vint64m2_t merge,vint64m2_t op1,int64_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,vl); +} + + +vint64m4_t test___riscv_vrsub_tumu(vbool16_t mask,vint64m4_t merge,vint64m4_t op1,int64_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,vl); +} + + +vint64m8_t test___riscv_vrsub_tumu(vbool8_t mask,vint64m8_t merge,vint64m8_t op1,int64_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,vl); +} + + +vuint8mf8_t test___riscv_vrsub_tumu(vbool64_t mask,vuint8mf8_t merge,vuint8mf8_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,vl); +} + + +vuint8mf4_t test___riscv_vrsub_tumu(vbool32_t mask,vuint8mf4_t merge,vuint8mf4_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,vl); +} + + +vuint8mf2_t test___riscv_vrsub_tumu(vbool16_t mask,vuint8mf2_t merge,vuint8mf2_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,vl); +} + + +vuint8m1_t test___riscv_vrsub_tumu(vbool8_t mask,vuint8m1_t merge,vuint8m1_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,vl); +} + + +vuint8m2_t test___riscv_vrsub_tumu(vbool4_t mask,vuint8m2_t merge,vuint8m2_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,vl); +} + + +vuint8m4_t test___riscv_vrsub_tumu(vbool2_t mask,vuint8m4_t merge,vuint8m4_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,vl); +} + + +vuint8m8_t test___riscv_vrsub_tumu(vbool1_t mask,vuint8m8_t merge,vuint8m8_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,vl); +} + + +vuint16mf4_t test___riscv_vrsub_tumu(vbool64_t mask,vuint16mf4_t merge,vuint16mf4_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,vl); +} + + +vuint16mf2_t test___riscv_vrsub_tumu(vbool32_t mask,vuint16mf2_t merge,vuint16mf2_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,vl); +} + + +vuint16m1_t test___riscv_vrsub_tumu(vbool16_t mask,vuint16m1_t merge,vuint16m1_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,vl); +} + + +vuint16m2_t test___riscv_vrsub_tumu(vbool8_t mask,vuint16m2_t merge,vuint16m2_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,vl); +} + + +vuint16m4_t test___riscv_vrsub_tumu(vbool4_t mask,vuint16m4_t merge,vuint16m4_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,vl); +} + + +vuint16m8_t test___riscv_vrsub_tumu(vbool2_t mask,vuint16m8_t merge,vuint16m8_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,vl); +} + + +vuint32mf2_t test___riscv_vrsub_tumu(vbool64_t mask,vuint32mf2_t merge,vuint32mf2_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,vl); +} + + +vuint32m1_t test___riscv_vrsub_tumu(vbool32_t mask,vuint32m1_t merge,vuint32m1_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,vl); +} + + +vuint32m2_t test___riscv_vrsub_tumu(vbool16_t mask,vuint32m2_t merge,vuint32m2_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,vl); +} + + +vuint32m4_t test___riscv_vrsub_tumu(vbool8_t mask,vuint32m4_t merge,vuint32m4_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,vl); +} + + +vuint32m8_t test___riscv_vrsub_tumu(vbool4_t mask,vuint32m8_t merge,vuint32m8_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,vl); +} + + +vuint64m1_t test___riscv_vrsub_tumu(vbool64_t mask,vuint64m1_t merge,vuint64m1_t op1,uint64_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,vl); +} + + +vuint64m2_t test___riscv_vrsub_tumu(vbool32_t mask,vuint64m2_t merge,vuint64m2_t op1,uint64_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,vl); +} + + +vuint64m4_t test___riscv_vrsub_tumu(vbool16_t mask,vuint64m4_t merge,vuint64m4_t op1,uint64_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,vl); +} + + +vuint64m8_t test___riscv_vrsub_tumu(vbool8_t mask,vuint64m8_t merge,vuint64m8_t op1,uint64_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,vl); +} + + + +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf8,\s*tu,\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf4,\s*tu,\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf2,\s*tu,\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m1,\s*tu,\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m2,\s*tu,\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m4,\s*tu,\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m8,\s*tu,\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf4,\s*tu,\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf2,\s*tu,\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m1,\s*tu,\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m2,\s*tu,\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m4,\s*tu,\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m8,\s*tu,\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*mf2,\s*tu,\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m1,\s*tu,\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m2,\s*tu,\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m4,\s*tu,\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m8,\s*tu,\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsub\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 8 } } */ diff --git a/gcc/testsuite/g++.target/riscv/rvv/base/vrsub_vx_tumu_rv32-2.C b/gcc/testsuite/g++.target/riscv/rvv/base/vrsub_vx_tumu_rv32-2.C new file mode 100644 index 0000000..e1c6390 --- /dev/null +++ b/gcc/testsuite/g++.target/riscv/rvv/base/vrsub_vx_tumu_rv32-2.C @@ -0,0 +1,289 @@ +/* { dg-do compile } */ +/* { dg-options "-march=rv32gcv -mabi=ilp32d -O3 -fno-schedule-insns -fno-schedule-insns2" } */ + +#include "riscv_vector.h" + +vint8mf8_t test___riscv_vrsub_tumu(vbool64_t mask,vint8mf8_t merge,vint8mf8_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,31); +} + + +vint8mf4_t test___riscv_vrsub_tumu(vbool32_t mask,vint8mf4_t merge,vint8mf4_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,31); +} + + +vint8mf2_t test___riscv_vrsub_tumu(vbool16_t mask,vint8mf2_t merge,vint8mf2_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,31); +} + + +vint8m1_t test___riscv_vrsub_tumu(vbool8_t mask,vint8m1_t merge,vint8m1_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,31); +} + + +vint8m2_t test___riscv_vrsub_tumu(vbool4_t mask,vint8m2_t merge,vint8m2_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,31); +} + + +vint8m4_t test___riscv_vrsub_tumu(vbool2_t mask,vint8m4_t merge,vint8m4_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,31); +} + + +vint8m8_t test___riscv_vrsub_tumu(vbool1_t mask,vint8m8_t merge,vint8m8_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,31); +} + + +vint16mf4_t test___riscv_vrsub_tumu(vbool64_t mask,vint16mf4_t merge,vint16mf4_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,31); +} + + +vint16mf2_t test___riscv_vrsub_tumu(vbool32_t mask,vint16mf2_t merge,vint16mf2_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,31); +} + + +vint16m1_t test___riscv_vrsub_tumu(vbool16_t mask,vint16m1_t merge,vint16m1_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,31); +} + + +vint16m2_t test___riscv_vrsub_tumu(vbool8_t mask,vint16m2_t merge,vint16m2_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,31); +} + + +vint16m4_t test___riscv_vrsub_tumu(vbool4_t mask,vint16m4_t merge,vint16m4_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,31); +} + + +vint16m8_t test___riscv_vrsub_tumu(vbool2_t mask,vint16m8_t merge,vint16m8_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,31); +} + + +vint32mf2_t test___riscv_vrsub_tumu(vbool64_t mask,vint32mf2_t merge,vint32mf2_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,31); +} + + +vint32m1_t test___riscv_vrsub_tumu(vbool32_t mask,vint32m1_t merge,vint32m1_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,31); +} + + +vint32m2_t test___riscv_vrsub_tumu(vbool16_t mask,vint32m2_t merge,vint32m2_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,31); +} + + +vint32m4_t test___riscv_vrsub_tumu(vbool8_t mask,vint32m4_t merge,vint32m4_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,31); +} + + +vint32m8_t test___riscv_vrsub_tumu(vbool4_t mask,vint32m8_t merge,vint32m8_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,31); +} + + +vint64m1_t test___riscv_vrsub_tumu(vbool64_t mask,vint64m1_t merge,vint64m1_t op1,int64_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,31); +} + + +vint64m2_t test___riscv_vrsub_tumu(vbool32_t mask,vint64m2_t merge,vint64m2_t op1,int64_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,31); +} + + +vint64m4_t test___riscv_vrsub_tumu(vbool16_t mask,vint64m4_t merge,vint64m4_t op1,int64_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,31); +} + + +vint64m8_t test___riscv_vrsub_tumu(vbool8_t mask,vint64m8_t merge,vint64m8_t op1,int64_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,31); +} + + +vuint8mf8_t test___riscv_vrsub_tumu(vbool64_t mask,vuint8mf8_t merge,vuint8mf8_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,31); +} + + +vuint8mf4_t test___riscv_vrsub_tumu(vbool32_t mask,vuint8mf4_t merge,vuint8mf4_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,31); +} + + +vuint8mf2_t test___riscv_vrsub_tumu(vbool16_t mask,vuint8mf2_t merge,vuint8mf2_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,31); +} + + +vuint8m1_t test___riscv_vrsub_tumu(vbool8_t mask,vuint8m1_t merge,vuint8m1_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,31); +} + + +vuint8m2_t test___riscv_vrsub_tumu(vbool4_t mask,vuint8m2_t merge,vuint8m2_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,31); +} + + +vuint8m4_t test___riscv_vrsub_tumu(vbool2_t mask,vuint8m4_t merge,vuint8m4_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,31); +} + + +vuint8m8_t test___riscv_vrsub_tumu(vbool1_t mask,vuint8m8_t merge,vuint8m8_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,31); +} + + +vuint16mf4_t test___riscv_vrsub_tumu(vbool64_t mask,vuint16mf4_t merge,vuint16mf4_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,31); +} + + +vuint16mf2_t test___riscv_vrsub_tumu(vbool32_t mask,vuint16mf2_t merge,vuint16mf2_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,31); +} + + +vuint16m1_t test___riscv_vrsub_tumu(vbool16_t mask,vuint16m1_t merge,vuint16m1_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,31); +} + + +vuint16m2_t test___riscv_vrsub_tumu(vbool8_t mask,vuint16m2_t merge,vuint16m2_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,31); +} + + +vuint16m4_t test___riscv_vrsub_tumu(vbool4_t mask,vuint16m4_t merge,vuint16m4_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,31); +} + + +vuint16m8_t test___riscv_vrsub_tumu(vbool2_t mask,vuint16m8_t merge,vuint16m8_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,31); +} + + +vuint32mf2_t test___riscv_vrsub_tumu(vbool64_t mask,vuint32mf2_t merge,vuint32mf2_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,31); +} + + +vuint32m1_t test___riscv_vrsub_tumu(vbool32_t mask,vuint32m1_t merge,vuint32m1_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,31); +} + + +vuint32m2_t test___riscv_vrsub_tumu(vbool16_t mask,vuint32m2_t merge,vuint32m2_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,31); +} + + +vuint32m4_t test___riscv_vrsub_tumu(vbool8_t mask,vuint32m4_t merge,vuint32m4_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,31); +} + + +vuint32m8_t test___riscv_vrsub_tumu(vbool4_t mask,vuint32m8_t merge,vuint32m8_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,31); +} + + +vuint64m1_t test___riscv_vrsub_tumu(vbool64_t mask,vuint64m1_t merge,vuint64m1_t op1,uint64_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,31); +} + + +vuint64m2_t test___riscv_vrsub_tumu(vbool32_t mask,vuint64m2_t merge,vuint64m2_t op1,uint64_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,31); +} + + +vuint64m4_t test___riscv_vrsub_tumu(vbool16_t mask,vuint64m4_t merge,vuint64m4_t op1,uint64_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,31); +} + + +vuint64m8_t test___riscv_vrsub_tumu(vbool8_t mask,vuint64m8_t merge,vuint64m8_t op1,uint64_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,31); +} + + + +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*mf8,\s*tu,\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*mf4,\s*tu,\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*mf2,\s*tu,\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m1,\s*tu,\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m2,\s*tu,\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m4,\s*tu,\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m8,\s*tu,\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*mf4,\s*tu,\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*mf2,\s*tu,\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m1,\s*tu,\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m2,\s*tu,\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m4,\s*tu,\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m8,\s*tu,\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*mf2,\s*tu,\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m1,\s*tu,\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m2,\s*tu,\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m4,\s*tu,\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m8,\s*tu,\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsub\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 8 } } */ diff --git a/gcc/testsuite/g++.target/riscv/rvv/base/vrsub_vx_tumu_rv32-3.C b/gcc/testsuite/g++.target/riscv/rvv/base/vrsub_vx_tumu_rv32-3.C new file mode 100644 index 0000000..13a915b --- /dev/null +++ b/gcc/testsuite/g++.target/riscv/rvv/base/vrsub_vx_tumu_rv32-3.C @@ -0,0 +1,289 @@ +/* { dg-do compile } */ +/* { dg-options "-march=rv32gcv -mabi=ilp32d -O3 -fno-schedule-insns -fno-schedule-insns2" } */ + +#include "riscv_vector.h" + +vint8mf8_t test___riscv_vrsub_tumu(vbool64_t mask,vint8mf8_t merge,vint8mf8_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,32); +} + + +vint8mf4_t test___riscv_vrsub_tumu(vbool32_t mask,vint8mf4_t merge,vint8mf4_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,32); +} + + +vint8mf2_t test___riscv_vrsub_tumu(vbool16_t mask,vint8mf2_t merge,vint8mf2_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,32); +} + + +vint8m1_t test___riscv_vrsub_tumu(vbool8_t mask,vint8m1_t merge,vint8m1_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,32); +} + + +vint8m2_t test___riscv_vrsub_tumu(vbool4_t mask,vint8m2_t merge,vint8m2_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,32); +} + + +vint8m4_t test___riscv_vrsub_tumu(vbool2_t mask,vint8m4_t merge,vint8m4_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,32); +} + + +vint8m8_t test___riscv_vrsub_tumu(vbool1_t mask,vint8m8_t merge,vint8m8_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,32); +} + + +vint16mf4_t test___riscv_vrsub_tumu(vbool64_t mask,vint16mf4_t merge,vint16mf4_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,32); +} + + +vint16mf2_t test___riscv_vrsub_tumu(vbool32_t mask,vint16mf2_t merge,vint16mf2_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,32); +} + + +vint16m1_t test___riscv_vrsub_tumu(vbool16_t mask,vint16m1_t merge,vint16m1_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,32); +} + + +vint16m2_t test___riscv_vrsub_tumu(vbool8_t mask,vint16m2_t merge,vint16m2_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,32); +} + + +vint16m4_t test___riscv_vrsub_tumu(vbool4_t mask,vint16m4_t merge,vint16m4_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,32); +} + + +vint16m8_t test___riscv_vrsub_tumu(vbool2_t mask,vint16m8_t merge,vint16m8_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,32); +} + + +vint32mf2_t test___riscv_vrsub_tumu(vbool64_t mask,vint32mf2_t merge,vint32mf2_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,32); +} + + +vint32m1_t test___riscv_vrsub_tumu(vbool32_t mask,vint32m1_t merge,vint32m1_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,32); +} + + +vint32m2_t test___riscv_vrsub_tumu(vbool16_t mask,vint32m2_t merge,vint32m2_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,32); +} + + +vint32m4_t test___riscv_vrsub_tumu(vbool8_t mask,vint32m4_t merge,vint32m4_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,32); +} + + +vint32m8_t test___riscv_vrsub_tumu(vbool4_t mask,vint32m8_t merge,vint32m8_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,32); +} + + +vint64m1_t test___riscv_vrsub_tumu(vbool64_t mask,vint64m1_t merge,vint64m1_t op1,int64_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,32); +} + + +vint64m2_t test___riscv_vrsub_tumu(vbool32_t mask,vint64m2_t merge,vint64m2_t op1,int64_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,32); +} + + +vint64m4_t test___riscv_vrsub_tumu(vbool16_t mask,vint64m4_t merge,vint64m4_t op1,int64_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,32); +} + + +vint64m8_t test___riscv_vrsub_tumu(vbool8_t mask,vint64m8_t merge,vint64m8_t op1,int64_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,32); +} + + +vuint8mf8_t test___riscv_vrsub_tumu(vbool64_t mask,vuint8mf8_t merge,vuint8mf8_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,32); +} + + +vuint8mf4_t test___riscv_vrsub_tumu(vbool32_t mask,vuint8mf4_t merge,vuint8mf4_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,32); +} + + +vuint8mf2_t test___riscv_vrsub_tumu(vbool16_t mask,vuint8mf2_t merge,vuint8mf2_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,32); +} + + +vuint8m1_t test___riscv_vrsub_tumu(vbool8_t mask,vuint8m1_t merge,vuint8m1_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,32); +} + + +vuint8m2_t test___riscv_vrsub_tumu(vbool4_t mask,vuint8m2_t merge,vuint8m2_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,32); +} + + +vuint8m4_t test___riscv_vrsub_tumu(vbool2_t mask,vuint8m4_t merge,vuint8m4_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,32); +} + + +vuint8m8_t test___riscv_vrsub_tumu(vbool1_t mask,vuint8m8_t merge,vuint8m8_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,32); +} + + +vuint16mf4_t test___riscv_vrsub_tumu(vbool64_t mask,vuint16mf4_t merge,vuint16mf4_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,32); +} + + +vuint16mf2_t test___riscv_vrsub_tumu(vbool32_t mask,vuint16mf2_t merge,vuint16mf2_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,32); +} + + +vuint16m1_t test___riscv_vrsub_tumu(vbool16_t mask,vuint16m1_t merge,vuint16m1_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,32); +} + + +vuint16m2_t test___riscv_vrsub_tumu(vbool8_t mask,vuint16m2_t merge,vuint16m2_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,32); +} + + +vuint16m4_t test___riscv_vrsub_tumu(vbool4_t mask,vuint16m4_t merge,vuint16m4_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,32); +} + + +vuint16m8_t test___riscv_vrsub_tumu(vbool2_t mask,vuint16m8_t merge,vuint16m8_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,32); +} + + +vuint32mf2_t test___riscv_vrsub_tumu(vbool64_t mask,vuint32mf2_t merge,vuint32mf2_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,32); +} + + +vuint32m1_t test___riscv_vrsub_tumu(vbool32_t mask,vuint32m1_t merge,vuint32m1_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,32); +} + + +vuint32m2_t test___riscv_vrsub_tumu(vbool16_t mask,vuint32m2_t merge,vuint32m2_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,32); +} + + +vuint32m4_t test___riscv_vrsub_tumu(vbool8_t mask,vuint32m4_t merge,vuint32m4_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,32); +} + + +vuint32m8_t test___riscv_vrsub_tumu(vbool4_t mask,vuint32m8_t merge,vuint32m8_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,32); +} + + +vuint64m1_t test___riscv_vrsub_tumu(vbool64_t mask,vuint64m1_t merge,vuint64m1_t op1,uint64_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,32); +} + + +vuint64m2_t test___riscv_vrsub_tumu(vbool32_t mask,vuint64m2_t merge,vuint64m2_t op1,uint64_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,32); +} + + +vuint64m4_t test___riscv_vrsub_tumu(vbool16_t mask,vuint64m4_t merge,vuint64m4_t op1,uint64_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,32); +} + + +vuint64m8_t test___riscv_vrsub_tumu(vbool8_t mask,vuint64m8_t merge,vuint64m8_t op1,uint64_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,32); +} + + + +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf8,\s*tu,\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf4,\s*tu,\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf2,\s*tu,\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m1,\s*tu,\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m2,\s*tu,\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m4,\s*tu,\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m8,\s*tu,\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf4,\s*tu,\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf2,\s*tu,\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m1,\s*tu,\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m2,\s*tu,\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m4,\s*tu,\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m8,\s*tu,\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*mf2,\s*tu,\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m1,\s*tu,\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m2,\s*tu,\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m4,\s*tu,\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m8,\s*tu,\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsub\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t\s+} 8 } } */ diff --git a/gcc/testsuite/g++.target/riscv/rvv/base/vrsub_vx_tumu_rv64-1.C b/gcc/testsuite/g++.target/riscv/rvv/base/vrsub_vx_tumu_rv64-1.C new file mode 100644 index 0000000..1c6f3bc --- /dev/null +++ b/gcc/testsuite/g++.target/riscv/rvv/base/vrsub_vx_tumu_rv64-1.C @@ -0,0 +1,292 @@ +/* { dg-do compile } */ +/* { dg-options "-march=rv64gcv -mabi=lp64d -O3 -fno-schedule-insns -fno-schedule-insns2" } */ + +#include "riscv_vector.h" + +vint8mf8_t test___riscv_vrsub_tumu(vbool64_t mask,vint8mf8_t merge,vint8mf8_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,vl); +} + + +vint8mf4_t test___riscv_vrsub_tumu(vbool32_t mask,vint8mf4_t merge,vint8mf4_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,vl); +} + + +vint8mf2_t test___riscv_vrsub_tumu(vbool16_t mask,vint8mf2_t merge,vint8mf2_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,vl); +} + + +vint8m1_t test___riscv_vrsub_tumu(vbool8_t mask,vint8m1_t merge,vint8m1_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,vl); +} + + +vint8m2_t test___riscv_vrsub_tumu(vbool4_t mask,vint8m2_t merge,vint8m2_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,vl); +} + + +vint8m4_t test___riscv_vrsub_tumu(vbool2_t mask,vint8m4_t merge,vint8m4_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,vl); +} + + +vint8m8_t test___riscv_vrsub_tumu(vbool1_t mask,vint8m8_t merge,vint8m8_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,vl); +} + + +vint16mf4_t test___riscv_vrsub_tumu(vbool64_t mask,vint16mf4_t merge,vint16mf4_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,vl); +} + + +vint16mf2_t test___riscv_vrsub_tumu(vbool32_t mask,vint16mf2_t merge,vint16mf2_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,vl); +} + + +vint16m1_t test___riscv_vrsub_tumu(vbool16_t mask,vint16m1_t merge,vint16m1_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,vl); +} + + +vint16m2_t test___riscv_vrsub_tumu(vbool8_t mask,vint16m2_t merge,vint16m2_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,vl); +} + + +vint16m4_t test___riscv_vrsub_tumu(vbool4_t mask,vint16m4_t merge,vint16m4_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,vl); +} + + +vint16m8_t test___riscv_vrsub_tumu(vbool2_t mask,vint16m8_t merge,vint16m8_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,vl); +} + + +vint32mf2_t test___riscv_vrsub_tumu(vbool64_t mask,vint32mf2_t merge,vint32mf2_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,vl); +} + + +vint32m1_t test___riscv_vrsub_tumu(vbool32_t mask,vint32m1_t merge,vint32m1_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,vl); +} + + +vint32m2_t test___riscv_vrsub_tumu(vbool16_t mask,vint32m2_t merge,vint32m2_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,vl); +} + + +vint32m4_t test___riscv_vrsub_tumu(vbool8_t mask,vint32m4_t merge,vint32m4_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,vl); +} + + +vint32m8_t test___riscv_vrsub_tumu(vbool4_t mask,vint32m8_t merge,vint32m8_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,vl); +} + + +vint64m1_t test___riscv_vrsub_tumu(vbool64_t mask,vint64m1_t merge,vint64m1_t op1,int64_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,vl); +} + + +vint64m2_t test___riscv_vrsub_tumu(vbool32_t mask,vint64m2_t merge,vint64m2_t op1,int64_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,vl); +} + + +vint64m4_t test___riscv_vrsub_tumu(vbool16_t mask,vint64m4_t merge,vint64m4_t op1,int64_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,vl); +} + + +vint64m8_t test___riscv_vrsub_tumu(vbool8_t mask,vint64m8_t merge,vint64m8_t op1,int64_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,vl); +} + + +vuint8mf8_t test___riscv_vrsub_tumu(vbool64_t mask,vuint8mf8_t merge,vuint8mf8_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,vl); +} + + +vuint8mf4_t test___riscv_vrsub_tumu(vbool32_t mask,vuint8mf4_t merge,vuint8mf4_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,vl); +} + + +vuint8mf2_t test___riscv_vrsub_tumu(vbool16_t mask,vuint8mf2_t merge,vuint8mf2_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,vl); +} + + +vuint8m1_t test___riscv_vrsub_tumu(vbool8_t mask,vuint8m1_t merge,vuint8m1_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,vl); +} + + +vuint8m2_t test___riscv_vrsub_tumu(vbool4_t mask,vuint8m2_t merge,vuint8m2_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,vl); +} + + +vuint8m4_t test___riscv_vrsub_tumu(vbool2_t mask,vuint8m4_t merge,vuint8m4_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,vl); +} + + +vuint8m8_t test___riscv_vrsub_tumu(vbool1_t mask,vuint8m8_t merge,vuint8m8_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,vl); +} + + +vuint16mf4_t test___riscv_vrsub_tumu(vbool64_t mask,vuint16mf4_t merge,vuint16mf4_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,vl); +} + + +vuint16mf2_t test___riscv_vrsub_tumu(vbool32_t mask,vuint16mf2_t merge,vuint16mf2_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,vl); +} + + +vuint16m1_t test___riscv_vrsub_tumu(vbool16_t mask,vuint16m1_t merge,vuint16m1_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,vl); +} + + +vuint16m2_t test___riscv_vrsub_tumu(vbool8_t mask,vuint16m2_t merge,vuint16m2_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,vl); +} + + +vuint16m4_t test___riscv_vrsub_tumu(vbool4_t mask,vuint16m4_t merge,vuint16m4_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,vl); +} + + +vuint16m8_t test___riscv_vrsub_tumu(vbool2_t mask,vuint16m8_t merge,vuint16m8_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,vl); +} + + +vuint32mf2_t test___riscv_vrsub_tumu(vbool64_t mask,vuint32mf2_t merge,vuint32mf2_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,vl); +} + + +vuint32m1_t test___riscv_vrsub_tumu(vbool32_t mask,vuint32m1_t merge,vuint32m1_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,vl); +} + + +vuint32m2_t test___riscv_vrsub_tumu(vbool16_t mask,vuint32m2_t merge,vuint32m2_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,vl); +} + + +vuint32m4_t test___riscv_vrsub_tumu(vbool8_t mask,vuint32m4_t merge,vuint32m4_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,vl); +} + + +vuint32m8_t test___riscv_vrsub_tumu(vbool4_t mask,vuint32m8_t merge,vuint32m8_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,vl); +} + + +vuint64m1_t test___riscv_vrsub_tumu(vbool64_t mask,vuint64m1_t merge,vuint64m1_t op1,uint64_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,vl); +} + + +vuint64m2_t test___riscv_vrsub_tumu(vbool32_t mask,vuint64m2_t merge,vuint64m2_t op1,uint64_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,vl); +} + + +vuint64m4_t test___riscv_vrsub_tumu(vbool16_t mask,vuint64m4_t merge,vuint64m4_t op1,uint64_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,vl); +} + + +vuint64m8_t test___riscv_vrsub_tumu(vbool8_t mask,vuint64m8_t merge,vuint64m8_t op1,uint64_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,vl); +} + + + +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf8,\s*tu,\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf4,\s*tu,\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf2,\s*tu,\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m1,\s*tu,\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m2,\s*tu,\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m4,\s*tu,\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m8,\s*tu,\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf4,\s*tu,\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf2,\s*tu,\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m1,\s*tu,\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m2,\s*tu,\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m4,\s*tu,\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m8,\s*tu,\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*mf2,\s*tu,\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m1,\s*tu,\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m2,\s*tu,\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m4,\s*tu,\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m8,\s*tu,\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m1,\s*tu,\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m2,\s*tu,\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m4,\s*tu,\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m8,\s*tu,\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ diff --git a/gcc/testsuite/g++.target/riscv/rvv/base/vrsub_vx_tumu_rv64-2.C b/gcc/testsuite/g++.target/riscv/rvv/base/vrsub_vx_tumu_rv64-2.C new file mode 100644 index 0000000..3c74b30 --- /dev/null +++ b/gcc/testsuite/g++.target/riscv/rvv/base/vrsub_vx_tumu_rv64-2.C @@ -0,0 +1,292 @@ +/* { dg-do compile } */ +/* { dg-options "-march=rv64gcv -mabi=lp64d -O3 -fno-schedule-insns -fno-schedule-insns2" } */ + +#include "riscv_vector.h" + +vint8mf8_t test___riscv_vrsub_tumu(vbool64_t mask,vint8mf8_t merge,vint8mf8_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,31); +} + + +vint8mf4_t test___riscv_vrsub_tumu(vbool32_t mask,vint8mf4_t merge,vint8mf4_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,31); +} + + +vint8mf2_t test___riscv_vrsub_tumu(vbool16_t mask,vint8mf2_t merge,vint8mf2_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,31); +} + + +vint8m1_t test___riscv_vrsub_tumu(vbool8_t mask,vint8m1_t merge,vint8m1_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,31); +} + + +vint8m2_t test___riscv_vrsub_tumu(vbool4_t mask,vint8m2_t merge,vint8m2_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,31); +} + + +vint8m4_t test___riscv_vrsub_tumu(vbool2_t mask,vint8m4_t merge,vint8m4_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,31); +} + + +vint8m8_t test___riscv_vrsub_tumu(vbool1_t mask,vint8m8_t merge,vint8m8_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,31); +} + + +vint16mf4_t test___riscv_vrsub_tumu(vbool64_t mask,vint16mf4_t merge,vint16mf4_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,31); +} + + +vint16mf2_t test___riscv_vrsub_tumu(vbool32_t mask,vint16mf2_t merge,vint16mf2_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,31); +} + + +vint16m1_t test___riscv_vrsub_tumu(vbool16_t mask,vint16m1_t merge,vint16m1_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,31); +} + + +vint16m2_t test___riscv_vrsub_tumu(vbool8_t mask,vint16m2_t merge,vint16m2_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,31); +} + + +vint16m4_t test___riscv_vrsub_tumu(vbool4_t mask,vint16m4_t merge,vint16m4_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,31); +} + + +vint16m8_t test___riscv_vrsub_tumu(vbool2_t mask,vint16m8_t merge,vint16m8_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,31); +} + + +vint32mf2_t test___riscv_vrsub_tumu(vbool64_t mask,vint32mf2_t merge,vint32mf2_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,31); +} + + +vint32m1_t test___riscv_vrsub_tumu(vbool32_t mask,vint32m1_t merge,vint32m1_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,31); +} + + +vint32m2_t test___riscv_vrsub_tumu(vbool16_t mask,vint32m2_t merge,vint32m2_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,31); +} + + +vint32m4_t test___riscv_vrsub_tumu(vbool8_t mask,vint32m4_t merge,vint32m4_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,31); +} + + +vint32m8_t test___riscv_vrsub_tumu(vbool4_t mask,vint32m8_t merge,vint32m8_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,31); +} + + +vint64m1_t test___riscv_vrsub_tumu(vbool64_t mask,vint64m1_t merge,vint64m1_t op1,int64_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,31); +} + + +vint64m2_t test___riscv_vrsub_tumu(vbool32_t mask,vint64m2_t merge,vint64m2_t op1,int64_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,31); +} + + +vint64m4_t test___riscv_vrsub_tumu(vbool16_t mask,vint64m4_t merge,vint64m4_t op1,int64_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,31); +} + + +vint64m8_t test___riscv_vrsub_tumu(vbool8_t mask,vint64m8_t merge,vint64m8_t op1,int64_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,31); +} + + +vuint8mf8_t test___riscv_vrsub_tumu(vbool64_t mask,vuint8mf8_t merge,vuint8mf8_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,31); +} + + +vuint8mf4_t test___riscv_vrsub_tumu(vbool32_t mask,vuint8mf4_t merge,vuint8mf4_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,31); +} + + +vuint8mf2_t test___riscv_vrsub_tumu(vbool16_t mask,vuint8mf2_t merge,vuint8mf2_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,31); +} + + +vuint8m1_t test___riscv_vrsub_tumu(vbool8_t mask,vuint8m1_t merge,vuint8m1_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,31); +} + + +vuint8m2_t test___riscv_vrsub_tumu(vbool4_t mask,vuint8m2_t merge,vuint8m2_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,31); +} + + +vuint8m4_t test___riscv_vrsub_tumu(vbool2_t mask,vuint8m4_t merge,vuint8m4_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,31); +} + + +vuint8m8_t test___riscv_vrsub_tumu(vbool1_t mask,vuint8m8_t merge,vuint8m8_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,31); +} + + +vuint16mf4_t test___riscv_vrsub_tumu(vbool64_t mask,vuint16mf4_t merge,vuint16mf4_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,31); +} + + +vuint16mf2_t test___riscv_vrsub_tumu(vbool32_t mask,vuint16mf2_t merge,vuint16mf2_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,31); +} + + +vuint16m1_t test___riscv_vrsub_tumu(vbool16_t mask,vuint16m1_t merge,vuint16m1_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,31); +} + + +vuint16m2_t test___riscv_vrsub_tumu(vbool8_t mask,vuint16m2_t merge,vuint16m2_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,31); +} + + +vuint16m4_t test___riscv_vrsub_tumu(vbool4_t mask,vuint16m4_t merge,vuint16m4_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,31); +} + + +vuint16m8_t test___riscv_vrsub_tumu(vbool2_t mask,vuint16m8_t merge,vuint16m8_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,31); +} + + +vuint32mf2_t test___riscv_vrsub_tumu(vbool64_t mask,vuint32mf2_t merge,vuint32mf2_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,31); +} + + +vuint32m1_t test___riscv_vrsub_tumu(vbool32_t mask,vuint32m1_t merge,vuint32m1_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,31); +} + + +vuint32m2_t test___riscv_vrsub_tumu(vbool16_t mask,vuint32m2_t merge,vuint32m2_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,31); +} + + +vuint32m4_t test___riscv_vrsub_tumu(vbool8_t mask,vuint32m4_t merge,vuint32m4_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,31); +} + + +vuint32m8_t test___riscv_vrsub_tumu(vbool4_t mask,vuint32m8_t merge,vuint32m8_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,31); +} + + +vuint64m1_t test___riscv_vrsub_tumu(vbool64_t mask,vuint64m1_t merge,vuint64m1_t op1,uint64_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,31); +} + + +vuint64m2_t test___riscv_vrsub_tumu(vbool32_t mask,vuint64m2_t merge,vuint64m2_t op1,uint64_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,31); +} + + +vuint64m4_t test___riscv_vrsub_tumu(vbool16_t mask,vuint64m4_t merge,vuint64m4_t op1,uint64_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,31); +} + + +vuint64m8_t test___riscv_vrsub_tumu(vbool8_t mask,vuint64m8_t merge,vuint64m8_t op1,uint64_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,31); +} + + + +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*mf8,\s*tu,\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*mf4,\s*tu,\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*mf2,\s*tu,\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m1,\s*tu,\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m2,\s*tu,\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m4,\s*tu,\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m8,\s*tu,\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*mf4,\s*tu,\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*mf2,\s*tu,\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m1,\s*tu,\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m2,\s*tu,\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m4,\s*tu,\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m8,\s*tu,\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*mf2,\s*tu,\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m1,\s*tu,\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m2,\s*tu,\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m4,\s*tu,\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m8,\s*tu,\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e64,\s*m1,\s*tu,\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e64,\s*m2,\s*tu,\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e64,\s*m4,\s*tu,\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e64,\s*m8,\s*tu,\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ diff --git a/gcc/testsuite/g++.target/riscv/rvv/base/vrsub_vx_tumu_rv64-3.C b/gcc/testsuite/g++.target/riscv/rvv/base/vrsub_vx_tumu_rv64-3.C new file mode 100644 index 0000000..583ea1c --- /dev/null +++ b/gcc/testsuite/g++.target/riscv/rvv/base/vrsub_vx_tumu_rv64-3.C @@ -0,0 +1,292 @@ +/* { dg-do compile } */ +/* { dg-options "-march=rv64gcv -mabi=lp64d -O3 -fno-schedule-insns -fno-schedule-insns2" } */ + +#include "riscv_vector.h" + +vint8mf8_t test___riscv_vrsub_tumu(vbool64_t mask,vint8mf8_t merge,vint8mf8_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,32); +} + + +vint8mf4_t test___riscv_vrsub_tumu(vbool32_t mask,vint8mf4_t merge,vint8mf4_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,32); +} + + +vint8mf2_t test___riscv_vrsub_tumu(vbool16_t mask,vint8mf2_t merge,vint8mf2_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,32); +} + + +vint8m1_t test___riscv_vrsub_tumu(vbool8_t mask,vint8m1_t merge,vint8m1_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,32); +} + + +vint8m2_t test___riscv_vrsub_tumu(vbool4_t mask,vint8m2_t merge,vint8m2_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,32); +} + + +vint8m4_t test___riscv_vrsub_tumu(vbool2_t mask,vint8m4_t merge,vint8m4_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,32); +} + + +vint8m8_t test___riscv_vrsub_tumu(vbool1_t mask,vint8m8_t merge,vint8m8_t op1,int8_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,32); +} + + +vint16mf4_t test___riscv_vrsub_tumu(vbool64_t mask,vint16mf4_t merge,vint16mf4_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,32); +} + + +vint16mf2_t test___riscv_vrsub_tumu(vbool32_t mask,vint16mf2_t merge,vint16mf2_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,32); +} + + +vint16m1_t test___riscv_vrsub_tumu(vbool16_t mask,vint16m1_t merge,vint16m1_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,32); +} + + +vint16m2_t test___riscv_vrsub_tumu(vbool8_t mask,vint16m2_t merge,vint16m2_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,32); +} + + +vint16m4_t test___riscv_vrsub_tumu(vbool4_t mask,vint16m4_t merge,vint16m4_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,32); +} + + +vint16m8_t test___riscv_vrsub_tumu(vbool2_t mask,vint16m8_t merge,vint16m8_t op1,int16_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,32); +} + + +vint32mf2_t test___riscv_vrsub_tumu(vbool64_t mask,vint32mf2_t merge,vint32mf2_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,32); +} + + +vint32m1_t test___riscv_vrsub_tumu(vbool32_t mask,vint32m1_t merge,vint32m1_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,32); +} + + +vint32m2_t test___riscv_vrsub_tumu(vbool16_t mask,vint32m2_t merge,vint32m2_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,32); +} + + +vint32m4_t test___riscv_vrsub_tumu(vbool8_t mask,vint32m4_t merge,vint32m4_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,32); +} + + +vint32m8_t test___riscv_vrsub_tumu(vbool4_t mask,vint32m8_t merge,vint32m8_t op1,int32_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,32); +} + + +vint64m1_t test___riscv_vrsub_tumu(vbool64_t mask,vint64m1_t merge,vint64m1_t op1,int64_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,32); +} + + +vint64m2_t test___riscv_vrsub_tumu(vbool32_t mask,vint64m2_t merge,vint64m2_t op1,int64_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,32); +} + + +vint64m4_t test___riscv_vrsub_tumu(vbool16_t mask,vint64m4_t merge,vint64m4_t op1,int64_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,32); +} + + +vint64m8_t test___riscv_vrsub_tumu(vbool8_t mask,vint64m8_t merge,vint64m8_t op1,int64_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,32); +} + + +vuint8mf8_t test___riscv_vrsub_tumu(vbool64_t mask,vuint8mf8_t merge,vuint8mf8_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,32); +} + + +vuint8mf4_t test___riscv_vrsub_tumu(vbool32_t mask,vuint8mf4_t merge,vuint8mf4_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,32); +} + + +vuint8mf2_t test___riscv_vrsub_tumu(vbool16_t mask,vuint8mf2_t merge,vuint8mf2_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,32); +} + + +vuint8m1_t test___riscv_vrsub_tumu(vbool8_t mask,vuint8m1_t merge,vuint8m1_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,32); +} + + +vuint8m2_t test___riscv_vrsub_tumu(vbool4_t mask,vuint8m2_t merge,vuint8m2_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,32); +} + + +vuint8m4_t test___riscv_vrsub_tumu(vbool2_t mask,vuint8m4_t merge,vuint8m4_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,32); +} + + +vuint8m8_t test___riscv_vrsub_tumu(vbool1_t mask,vuint8m8_t merge,vuint8m8_t op1,uint8_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,32); +} + + +vuint16mf4_t test___riscv_vrsub_tumu(vbool64_t mask,vuint16mf4_t merge,vuint16mf4_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,32); +} + + +vuint16mf2_t test___riscv_vrsub_tumu(vbool32_t mask,vuint16mf2_t merge,vuint16mf2_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,32); +} + + +vuint16m1_t test___riscv_vrsub_tumu(vbool16_t mask,vuint16m1_t merge,vuint16m1_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,32); +} + + +vuint16m2_t test___riscv_vrsub_tumu(vbool8_t mask,vuint16m2_t merge,vuint16m2_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,32); +} + + +vuint16m4_t test___riscv_vrsub_tumu(vbool4_t mask,vuint16m4_t merge,vuint16m4_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,32); +} + + +vuint16m8_t test___riscv_vrsub_tumu(vbool2_t mask,vuint16m8_t merge,vuint16m8_t op1,uint16_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,32); +} + + +vuint32mf2_t test___riscv_vrsub_tumu(vbool64_t mask,vuint32mf2_t merge,vuint32mf2_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,32); +} + + +vuint32m1_t test___riscv_vrsub_tumu(vbool32_t mask,vuint32m1_t merge,vuint32m1_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,32); +} + + +vuint32m2_t test___riscv_vrsub_tumu(vbool16_t mask,vuint32m2_t merge,vuint32m2_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,32); +} + + +vuint32m4_t test___riscv_vrsub_tumu(vbool8_t mask,vuint32m4_t merge,vuint32m4_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,32); +} + + +vuint32m8_t test___riscv_vrsub_tumu(vbool4_t mask,vuint32m8_t merge,vuint32m8_t op1,uint32_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,32); +} + + +vuint64m1_t test___riscv_vrsub_tumu(vbool64_t mask,vuint64m1_t merge,vuint64m1_t op1,uint64_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,32); +} + + +vuint64m2_t test___riscv_vrsub_tumu(vbool32_t mask,vuint64m2_t merge,vuint64m2_t op1,uint64_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,32); +} + + +vuint64m4_t test___riscv_vrsub_tumu(vbool16_t mask,vuint64m4_t merge,vuint64m4_t op1,uint64_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,32); +} + + +vuint64m8_t test___riscv_vrsub_tumu(vbool8_t mask,vuint64m8_t merge,vuint64m8_t op1,uint64_t op2,size_t vl) +{ + return __riscv_vrsub_tumu(mask,merge,op1,op2,32); +} + + + +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf8,\s*tu,\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf4,\s*tu,\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf2,\s*tu,\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m1,\s*tu,\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m2,\s*tu,\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m4,\s*tu,\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m8,\s*tu,\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf4,\s*tu,\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf2,\s*tu,\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m1,\s*tu,\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m2,\s*tu,\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m4,\s*tu,\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m8,\s*tu,\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*mf2,\s*tu,\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m1,\s*tu,\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m2,\s*tu,\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m4,\s*tu,\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m8,\s*tu,\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m1,\s*tu,\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m2,\s*tu,\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m4,\s*tu,\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m8,\s*tu,\s*mu\s+vrsub\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ |