aboutsummaryrefslogtreecommitdiff
path: root/gas/testsuite
AgeCommit message (Expand)AuthorFilesLines
2023-12-15aarch64: Enable Cortex-X3 CPUMatthieu Longo1-0/+6
2023-12-15x86: last-insn recording should be per-subsectionJan Beulich3-0/+39
2023-12-15revert "x86: allow 32-bit reg to be used with U{RD,WR}MSR"Jan Beulich1-4/+4
2023-12-15x86: Intel syntax implies Intel mnemonicsJan Beulich6-49/+22
2023-12-14RISC-V: Fix the wrong encoding and operand of the XTheadFmv extension.Jin Ma2-3/+3
2023-12-13Make const_1_mode print $1 in AT&T syntaxCui, Lili13-128/+128
2023-12-12RISC-V: Emit R_RISCV_RELAX for the la/lga pseudo instructionRui Ueyama1-0/+3
2023-12-12RISC-V: Resolve PCREL_HI20/LO12_I/S fixups with local symbols while `-mno-relax'Lifang Xia3-0/+76
2023-12-11LoongArch: Add support for <b ".L1"> and <beq, $t0, $t1, ".L1">mengqinggang2-0/+15
2023-12-01x86: i386_cons_align() badly affects diagnosticsJan Beulich2-8/+2
2023-12-01gas: no md_cons_align() for .nop{,s}Jan Beulich3-1/+17
2023-12-01x86: last-insn recording should be per-sectionJan Beulich4-0/+52
2023-12-01x86: allow 32-bit reg to be used with U{RD,WR}MSRJan Beulich1-4/+4
2023-12-01RISC-V: Add SiFive custom vector coprocessor interface instructions v1.0Nelson Chu2-0/+70
2023-12-01RISC-V: Zv*: Add support for Zvkb ISA extensionChristoph Müllner6-58/+48
2023-11-30MIPS/GAS: Add -march=loongson2f to loongson-2f-3 testYunQiang Su1-1/+1
2023-11-30MIPS: Set r6 as default arch if vendor is imgYunQiang Su2-2/+2
2023-11-30gas: support double-slash line comments in BPF assemblyJose E. Marchesi5-0/+38
2023-11-28gas: change meaning of ; in the BPF assemblerJose E. Marchesi9-30/+30
2023-11-28testsuite: Clean up .allow_index_reg in i386 testsHaochen Jiang234-574/+350
2023-11-28testsuite: Clean up #as in dump file for i386 testsHaochen Jiang262-262/+0
2023-11-27as: Add new estimated reciprocal instructions in LoongArch v1.1Jiajie Chen4-0/+24
2023-11-27as: Add new atomic instructions in LoongArch v1.1Jiajie Chen2-0/+84
2023-11-24x86: also prefer VEX encoding over EVEX one for VCVTNEPS2BF16 when possibleJan Beulich2-7/+48
2023-11-23s390: Add missing extended mnemonicsJens Remus12-3/+60
2023-11-23s390: Align optional operand definition to specsJens Remus6-10/+27
2023-11-23s390: Add brasl edge test cases from ESA to z/ArchitectureJens Remus2-0/+12
2023-11-23s390: Position independent verification of relative addressingJens Remus6-237/+237
2023-11-23MIPS/GAS: Use addiu instead of addi in test elf-rel.YunQiang Su3-30/+30
2023-11-23MIPS/GAS: Fix test failures due to jr encoding changes on r6YunQiang Su5-5/+5
2023-11-23RISC-V: Add vector permutation instructions for T-Head VECTOR vendor extensionJin Ma2-0/+68
2023-11-23RISC-V: Add vector mask instructions for T-Head VECTOR vendor extensionJin Ma2-0/+56
2023-11-23RISC-V: Add reductions instructions for T-Head VECTOR vendor extensionJin Ma2-0/+68
2023-11-23RISC-V: Add floating-point arithmetic instructions for T-Head VECTOR vendor e...Jin Ma2-0/+358
2023-11-23RISC-V: Add fixed-point arithmetic instructions for T-Head VECTOR vendor exte...Jin Ma2-0/+178
2023-11-23RISC-V: Add integer arithmetic instructions for T-Head VECTOR vendor extensionJin Ma2-0/+657
2023-11-23RISC-V: Add sub-extension XTheadZvamo for T-Head VECTOR vendor extensionJin Ma2-0/+155
2023-11-23RISC-V: Add load/store segment instructions for T-Head VECTOR vendor extensionJin Ma2-0/+1708
2023-11-23RISC-V: Add load/store instructions for T-Head VECTOR vendor extensionJin Ma2-0/+268
2023-11-23RISC-V: Add configuration-setting instructions for T-Head VECTOR vendor exten...Jin Ma2-0/+15
2023-11-23RISC-V: Add CSRs for T-Head VECTOR vendor extensionJin Ma4-0/+53
2023-11-23RISC-V: Add T-Head VECTOR vendor extension.Jin Ma3-0/+5
2023-11-22LoongArch: fix internal error when as handling unsupported modifier.Lulu Cai3-0/+8
2023-11-21bpf: Fixed register parsing disambiguating with possible symbol.Cupertino Miranda1-0/+3
2023-11-18gas: bpf: do not allow referring to register names as symbols in operandsJose E. Marchesi4-0/+19
2023-11-17bpf: avoid creating wrong symbols while parsingDavid Faust3-0/+11
2023-11-17x86: improve a few diagnosticsJan Beulich8-75/+75
2023-11-17x86: CPU-qualify {disp16} / {disp32}Jan Beulich4-18/+58
2023-11-17x86-64: extend expected-size check in check_qword_reg()Jan Beulich2-18/+24
2023-11-16aarch64: Add support for VMSA feature enhancements.Srinath Parvathaneni3-0/+166