aboutsummaryrefslogtreecommitdiff
path: root/debug/targets/RISC-V/spike32-2.py
diff options
context:
space:
mode:
authorTim Newsome <tim@sifive.com>2017-12-27 15:41:45 -0800
committerTim Newsome <tim@sifive.com>2017-12-27 15:43:02 -0800
commitd359b6252eceb5e28f1048591750954d09efd12b (patch)
tree129881b104a3dc296aba35a29502b966c9feffdf /debug/targets/RISC-V/spike32-2.py
parentffa920340430f62e767fb2397f4ee41ffaf441ce (diff)
downloadriscv-tests-d359b6252eceb5e28f1048591750954d09efd12b.zip
riscv-tests-d359b6252eceb5e28f1048591750954d09efd12b.tar.gz
riscv-tests-d359b6252eceb5e28f1048591750954d09efd12b.tar.bz2
Test FPRs that aren't XLEN in size.
Cover all combinations of 32,64 bit XLEN with F and FD extensions. Finishes Issue https://github.com/riscv/riscv-openocd/issues/110
Diffstat (limited to 'debug/targets/RISC-V/spike32-2.py')
-rw-r--r--debug/targets/RISC-V/spike32-2.py2
1 files changed, 1 insertions, 1 deletions
diff --git a/debug/targets/RISC-V/spike32-2.py b/debug/targets/RISC-V/spike32-2.py
index 719009d..f57f816 100644
--- a/debug/targets/RISC-V/spike32-2.py
+++ b/debug/targets/RISC-V/spike32-2.py
@@ -9,4 +9,4 @@ class spike32_2(targets.Target):
timeout_sec = 30
def create(self):
- return testlib.Spike(self)
+ return testlib.Spike(self, isa="RV32IMAFC")