aboutsummaryrefslogtreecommitdiff
path: root/opcodes-rvc-pseudo
diff options
context:
space:
mode:
authorAndrew Waterman <andrew@sifive.com>2019-06-18 14:44:10 -0700
committerAndrew Waterman <andrew@sifive.com>2019-06-18 14:44:35 -0700
commit255dd3163e288aa44ee6f0dd71a01facf3300d32 (patch)
treea1427072acef9b87082d242ceca7d3ed21cf0c8d /opcodes-rvc-pseudo
parentb10e9afcfeacbe34f476ea72281b0bf0938504fe (diff)
downloadriscv-opcodes-255dd3163e288aa44ee6f0dd71a01facf3300d32.zip
riscv-opcodes-255dd3163e288aa44ee6f0dd71a01facf3300d32.tar.gz
riscv-opcodes-255dd3163e288aa44ee6f0dd71a01facf3300d32.tar.bz2
Add pseudos for RV32 shifts with correct immediate constraint
Diffstat (limited to 'opcodes-rvc-pseudo')
-rw-r--r--opcodes-rvc-pseudo5
1 files changed, 5 insertions, 0 deletions
diff --git a/opcodes-rvc-pseudo b/opcodes-rvc-pseudo
index a75528b..dd3d929 100644
--- a/opcodes-rvc-pseudo
+++ b/opcodes-rvc-pseudo
@@ -7,6 +7,11 @@
@c.jalr 1..0=2 15..13=4 12=1 11..7=ignore 6..2=0
@c.ebreak 1..0=2 15..13=4 12=1 11..7=0 6..2=0
+# RV32C
+@c.srli.rv32 1..0=1 15..13=4 12=0 11..10=0 9..2=ignore
+@c.srai.rv32 1..0=1 15..13=4 12=0 11..10=1 9..2=ignore
+@c.slli.rv32 1..0=2 15..13=0 12=0 11..2=ignore
+
# RV64C
@c.ld 1..0=0 15..13=3 12=ignore 11..2=ignore # c.flw for RV32
@c.sd 1..0=0 15..13=7 12=ignore 11..2=ignore # c.fsw for RV32