From 4a97a05a6e806f7abcb6cd30685093aa5b9331a9 Mon Sep 17 00:00:00 2001 From: Prashanth Mundkur Date: Tue, 20 Feb 2018 15:16:53 -0800 Subject: Narrow the interface used by the processors and memory to the top-level simulator/htif. This allows the implementation of an alternative top-level simulator class. --- riscv/interactive.cc | 8 ++++---- 1 file changed, 4 insertions(+), 4 deletions(-) (limited to 'riscv/interactive.cc') diff --git a/riscv/interactive.cc b/riscv/interactive.cc index dbcd224..b645c29 100644 --- a/riscv/interactive.cc +++ b/riscv/interactive.cc @@ -168,7 +168,7 @@ reg_t sim_t::get_pc(const std::vector& args) throw trap_interactive(); processor_t *p = get_core(args[0]); - return p->state.pc; + return p->get_state()->pc; } void sim_t::interactive_pc(const std::string& cmd, const std::vector& args) @@ -198,7 +198,7 @@ reg_t sim_t::get_reg(const std::vector& args) if (r >= NXPR) throw trap_interactive(); - return p->state.XPR[r]; + return p->get_state()->XPR[r]; } freg_t sim_t::get_freg(const std::vector& args) @@ -213,7 +213,7 @@ freg_t sim_t::get_freg(const std::vector& args) if (r >= NFPR) throw trap_interactive(); - return p->state.FPR[r]; + return p->get_state()->FPR[r]; } void sim_t::interactive_reg(const std::string& cmd, const std::vector& args) @@ -223,7 +223,7 @@ void sim_t::interactive_reg(const std::string& cmd, const std::vectorstate.XPR[r]); + fprintf(stderr, "%-4s: 0x%016" PRIx64 " ", xpr_name[r], p->get_state()->XPR[r]); if ((r + 1) % 4 == 0) fprintf(stderr, "\n"); } -- cgit v1.1