diff options
author | Tom Rini <trini@konsulko.com> | 2022-04-05 11:27:39 -0400 |
---|---|---|
committer | Tom Rini <trini@konsulko.com> | 2022-04-05 11:27:39 -0400 |
commit | 037ef53cf01c522073a0a930c84c3ca858f032e1 (patch) | |
tree | aa6ce3d6777690251a57e7bb85c2865005046b30 /configs | |
parent | 4de720e98d552dfda9278516bf788c4a73b3e56f (diff) | |
parent | a7379ba6505d70d887951be9ebb3f47e3792c708 (diff) | |
download | u-boot-WIP/05Apr2022.zip u-boot-WIP/05Apr2022.tar.gz u-boot-WIP/05Apr2022.tar.bz2 |
Merge tag 'xilinx-for-v2022.07-rc1-v2' of https://source.denx.de/u-boot/custodians/u-boot-microblazeWIP/05Apr2022
Xilinx changes for v2022.07-rc1 v2
xilinx:
- Allow booting bigger kernels till 100MB
zynqmp:
- DT updates (reset IDs)
- Remove unneeded low level uart initialization from psu_init*
- Enable PWM features
- Add support for 1EG device
serial_zynq:
- Change fifo behavior in DEBUG mode
zynq_sdhci:
- Fix BASECLK setting calculation
clk_zynqmp:
- Add support for showing video clock
gpio:
- Update slg driver to handle DT flags
net:
- Update ethernet_id code to support also DM_ETH_PHY
- Add support for DM_ETH_PHY in gem driver
- Enable dynamic mode for SGMII config in gem driver
pwm:
- Add driver for cadence PWM
versal:
- Add support for reserved memory
firmware:
- Handle PD enabling for SPL
- Add support for IOUSLCR SGMII configurations
include:
- Sync phy.h with Linux
- Update xilinx power domain dt binding headers
Diffstat (limited to 'configs')
-rw-r--r-- | configs/xilinx_zynqmp_virt_defconfig | 3 |
1 files changed, 3 insertions, 0 deletions
diff --git a/configs/xilinx_zynqmp_virt_defconfig b/configs/xilinx_zynqmp_virt_defconfig index 3e6b1ec..990f518 100644 --- a/configs/xilinx_zynqmp_virt_defconfig +++ b/configs/xilinx_zynqmp_virt_defconfig @@ -53,6 +53,7 @@ CONFIG_CMD_FPGA_LOADBP=y CONFIG_CMD_FPGA_LOADP=y CONFIG_CMD_FPGA_LOAD_SECURE=y CONFIG_CMD_GPIO=y +CONFIG_CMD_PWM=y CONFIG_CMD_GPT=y CONFIG_CMD_I2C=y CONFIG_CMD_MMC=y @@ -164,6 +165,8 @@ CONFIG_XILINX_AXIEMAC=y CONFIG_ZYNQ_GEM=y CONFIG_DM_REGULATOR=y CONFIG_DM_REGULATOR_FIXED=y +CONFIG_DM_PWM=y +CONFIG_PWM_CADENCE_TTC=y CONFIG_DM_RTC=y CONFIG_RTC_EMULATION=y CONFIG_RTC_ZYNQMP=y |