aboutsummaryrefslogtreecommitdiff
path: root/board
diff options
context:
space:
mode:
authorTom Rini <trini@konsulko.com>2019-05-13 07:13:03 -0400
committerTom Rini <trini@konsulko.com>2019-05-13 07:13:03 -0400
commitd2d8f73da4b648ad21b1afb481f0bcd035ebe029 (patch)
tree9f42385dcb5d164577b972664fcf63b557a50503 /board
parent592254b9b8bde7c1844d956fe3ba3dd78f5df054 (diff)
parent1b898ffc040b5977a07af755b8ba3aa151914800 (diff)
downloadu-boot-d2d8f73da4b648ad21b1afb481f0bcd035ebe029.zip
u-boot-d2d8f73da4b648ad21b1afb481f0bcd035ebe029.tar.gz
u-boot-d2d8f73da4b648ad21b1afb481f0bcd035ebe029.tar.bz2
Merge branch 'master' of git://git.denx.de/u-boot-socfpga
- A10 FPGA programming support, Gen5 livetree conversion
Diffstat (limited to 'board')
-rw-r--r--board/altera/arria10-socdk/fit_spl_fpga.its38
1 files changed, 38 insertions, 0 deletions
diff --git a/board/altera/arria10-socdk/fit_spl_fpga.its b/board/altera/arria10-socdk/fit_spl_fpga.its
new file mode 100644
index 0000000..adae997
--- /dev/null
+++ b/board/altera/arria10-socdk/fit_spl_fpga.its
@@ -0,0 +1,38 @@
+// SPDX-License-Identifier: GPL-2.0
+ /*
+ * Copyright (C) 2019 Intel Corporation <www.intel.com>
+ *
+ */
+
+/dts-v1/;
+
+/ {
+ description = "FIT image with FPGA bistream";
+ #address-cells = <1>;
+
+ images {
+ fpga-periph-1 {
+ description = "FPGA peripheral bitstream";
+ data = /incbin/("../../../ghrd_10as066n2.periph.rbf");
+ type = "fpga";
+ arch = "arm";
+ compression = "none";
+ };
+
+ fpga-core-1 {
+ description = "FPGA core bitstream";
+ data = /incbin/("../../../ghrd_10as066n2.core.rbf");
+ type = "fpga";
+ arch = "arm";
+ compression = "none";
+ };
+ };
+
+ configurations {
+ default = "config-1";
+ config-1 {
+ description = "Boot with FPGA early IO release config";
+ fpga = "fpga-periph-1", "fpga-core-1";
+ };
+ };
+};