aboutsummaryrefslogtreecommitdiff
path: root/board/xilinx
diff options
context:
space:
mode:
authorMichal Simek <michal.simek@xilinx.com>2021-02-02 13:33:22 +0100
committerMichal Simek <michal.simek@xilinx.com>2021-02-10 13:20:27 +0100
commitfc3c6fd75298b69175cc4a0732759f5e1054dc21 (patch)
tree2f0bdc934071e1d44c144745d9fb4f8948776c77 /board/xilinx
parentf1fd79afad97df76f0d84847d98d80d5a8c7e4ec (diff)
downloadu-boot-fc3c6fd75298b69175cc4a0732759f5e1054dc21.zip
u-boot-fc3c6fd75298b69175cc4a0732759f5e1054dc21.tar.gz
u-boot-fc3c6fd75298b69175cc4a0732759f5e1054dc21.tar.bz2
xilinx: common: Fix CONFIG_XILINX_OF_BOARD_DTB_ADDR handling for ZynqMP
Fix bug introduced by commit listed below. It is for cases where Versal or ZynqMP don't have DDR mapped. Later SPL was also excluded by commit a672b9871b57 ("xilinx: common: Do not touch CONFIG_XILINX_OF_BOARD_DTB_ADDR in SPL"). Fixes: 506009fc1022 ("xilinx: common: Change macro handling in board_fdt_blob_setup()") Signed-off-by: Michal Simek <michal.simek@xilinx.com>
Diffstat (limited to 'board/xilinx')
-rw-r--r--board/xilinx/common/board.c2
1 files changed, 1 insertions, 1 deletions
diff --git a/board/xilinx/common/board.c b/board/xilinx/common/board.c
index df19aea..1a259c5 100644
--- a/board/xilinx/common/board.c
+++ b/board/xilinx/common/board.c
@@ -326,7 +326,7 @@ void *board_fdt_blob_setup(void)
if (!IS_ENABLED(CONFIG_SPL_BUILD) &&
!IS_ENABLED(CONFIG_VERSAL_NO_DDR) &&
- !IS_ENABLED(CONFIG_VERSAL_NO_DDR)) {
+ !IS_ENABLED(CONFIG_ZYNQMP_NO_DDR)) {
fdt_blob = (void *)CONFIG_XILINX_OF_BOARD_DTB_ADDR;
if (fdt_magic(fdt_blob) == FDT_MAGIC)