1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
396
397
398
399
400
|
; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py UTC_ARGS: --version 5
; RUN: llc -mtriple=r600-- -mcpu=cayman < %s | FileCheck -check-prefix=CM %s
define amdgpu_kernel void @isnan_f32(ptr addrspace(1) %out, float %x) {
; CM-LABEL: isnan_f32:
; CM: ; %bb.0:
; CM-NEXT: ALU 6, @4, KC0[CB0:0-32], KC1[]
; CM-NEXT: MEM_RAT_CACHELESS STORE_DWORD T0.X, T1.X
; CM-NEXT: CF_END
; CM-NEXT: PAD
; CM-NEXT: ALU clause starting at 4:
; CM-NEXT: AND_INT * T0.W, KC0[2].Z, literal.x,
; CM-NEXT: 2147483647(nan), 0(0.000000e+00)
; CM-NEXT: SETGT_INT * T0.W, PV.W, literal.x,
; CM-NEXT: 2139095040(INF), 0(0.000000e+00)
; CM-NEXT: AND_INT * T0.X, PV.W, 1,
; CM-NEXT: LSHR * T1.X, KC0[2].Y, literal.x,
; CM-NEXT: 2(2.802597e-45), 0(0.000000e+00)
%result = call i1 @llvm.is.fpclass.f32(float %x, i32 3) ; nan
%zext = zext i1 %result to i32
store i32 %zext, ptr addrspace(1) %out, align 4
ret void
}
define amdgpu_kernel void @issue135083_f32(ptr addrspace(1) %out, float %x) {
; CM-LABEL: issue135083_f32:
; CM: ; %bb.0:
; CM-NEXT: ALU 6, @4, KC0[CB0:0-32], KC1[]
; CM-NEXT: MEM_RAT_CACHELESS STORE_DWORD T0.X, T1.X
; CM-NEXT: CF_END
; CM-NEXT: PAD
; CM-NEXT: ALU clause starting at 4:
; CM-NEXT: AND_INT * T0.W, KC0[2].Z, literal.x,
; CM-NEXT: 2147483647(nan), 0(0.000000e+00)
; CM-NEXT: SETGT_INT * T0.W, literal.x, PV.W,
; CM-NEXT: 2139095040(INF), 0(0.000000e+00)
; CM-NEXT: AND_INT * T0.X, PV.W, 1,
; CM-NEXT: LSHR * T1.X, KC0[2].Y, literal.x,
; CM-NEXT: 2(2.802597e-45), 0(0.000000e+00)
%result = call i1 @llvm.is.fpclass.f32(float %x, i32 504)
%zext = zext i1 %result to i32
store i32 %zext, ptr addrspace(1) %out, align 4
ret void
}
define amdgpu_kernel void @issue135083_v2f32(ptr addrspace(1) %out, <2 x float> %x) {
; CM-LABEL: issue135083_v2f32:
; CM: ; %bb.0:
; CM-NEXT: ALU 10, @4, KC0[CB0:0-32], KC1[]
; CM-NEXT: MEM_RAT_CACHELESS STORE_DWORD T0, T1.X
; CM-NEXT: CF_END
; CM-NEXT: PAD
; CM-NEXT: ALU clause starting at 4:
; CM-NEXT: AND_INT * T0.W, KC0[3].X, literal.x,
; CM-NEXT: 2147483647(nan), 0(0.000000e+00)
; CM-NEXT: AND_INT T0.Z, KC0[2].W, literal.x,
; CM-NEXT: SETGT_INT * T0.W, PV.W, literal.y,
; CM-NEXT: 2147483647(nan), 2139095039(3.402823e+38)
; CM-NEXT: CNDE_INT T0.Y, PV.W, 1, 0.0,
; CM-NEXT: SETGT_INT * T0.W, PV.Z, literal.x,
; CM-NEXT: 2139095039(3.402823e+38), 0(0.000000e+00)
; CM-NEXT: CNDE_INT * T0.X, PV.W, 1, 0.0,
; CM-NEXT: LSHR * T1.X, KC0[2].Y, literal.x,
; CM-NEXT: 2(2.802597e-45), 0(0.000000e+00)
%result = call <2 x i1> @llvm.is.fpclass.v2f32(<2 x float> %x, i32 504)
%zext = zext <2 x i1> %result to <2 x i32>
store <2 x i32> %zext, ptr addrspace(1) %out, align 8
ret void
}
define amdgpu_kernel void @issue135083_v3f32(ptr addrspace(1) %out, <3 x float> %x) {
; CM-LABEL: issue135083_v3f32:
; CM: ; %bb.0:
; CM-NEXT: ALU 17, @4, KC0[CB0:0-32], KC1[]
; CM-NEXT: MEM_RAT_CACHELESS STORE_DWORD T2, T3.X
; CM-NEXT: MEM_RAT_CACHELESS STORE_DWORD T0.X, T1.X
; CM-NEXT: CF_END
; CM-NEXT: ALU clause starting at 4:
; CM-NEXT: AND_INT * T0.W, KC0[3].W, literal.x,
; CM-NEXT: 2147483647(nan), 0(0.000000e+00)
; CM-NEXT: AND_INT T0.Z, KC0[3].Z, literal.x,
; CM-NEXT: SETGT_INT * T0.W, PV.W, literal.y,
; CM-NEXT: 2147483647(nan), 2139095039(3.402823e+38)
; CM-NEXT: CNDE_INT T0.X, PV.W, 1, 0.0,
; CM-NEXT: AND_INT T0.Y, KC0[3].Y, literal.x,
; CM-NEXT: SETGT_INT T0.Z, PV.Z, literal.y,
; CM-NEXT: ADD_INT * T0.W, KC0[2].Y, literal.z,
; CM-NEXT: 2147483647(nan), 2139095039(3.402823e+38)
; CM-NEXT: 8(1.121039e-44), 0(0.000000e+00)
; CM-NEXT: LSHR T1.X, PV.W, literal.x,
; CM-NEXT: CNDE_INT T2.Y, PV.Z, 1, 0.0,
; CM-NEXT: SETGT_INT * T0.W, PV.Y, literal.y,
; CM-NEXT: 2(2.802597e-45), 2139095039(3.402823e+38)
; CM-NEXT: CNDE_INT * T2.X, PV.W, 1, 0.0,
; CM-NEXT: LSHR * T3.X, KC0[2].Y, literal.x,
; CM-NEXT: 2(2.802597e-45), 0(0.000000e+00)
%result = call <3 x i1> @llvm.is.fpclass.v3f32(<3 x float> %x, i32 504)
%zext = zext <3 x i1> %result to <3 x i32>
store <3 x i32> %zext, ptr addrspace(1) %out, align 16
ret void
}
define amdgpu_kernel void @issue135083_v4f32(ptr addrspace(1) %out, <4 x float> %x) {
; CM-LABEL: issue135083_v4f32:
; CM: ; %bb.0:
; CM-NEXT: ALU 18, @4, KC0[CB0:0-32], KC1[]
; CM-NEXT: MEM_RAT_CACHELESS STORE_DWORD T0, T1.X
; CM-NEXT: CF_END
; CM-NEXT: PAD
; CM-NEXT: ALU clause starting at 4:
; CM-NEXT: AND_INT * T0.W, KC0[4].X, literal.x,
; CM-NEXT: 2147483647(nan), 0(0.000000e+00)
; CM-NEXT: SETGT_INT T0.Z, PV.W, literal.x,
; CM-NEXT: AND_INT * T0.W, KC0[3].W, literal.y,
; CM-NEXT: 2139095039(3.402823e+38), 2147483647(nan)
; CM-NEXT: AND_INT T0.Y, KC0[3].Z, literal.x,
; CM-NEXT: SETGT_INT T1.Z, PV.W, literal.y,
; CM-NEXT: CNDE_INT * T0.W, PV.Z, 1, 0.0,
; CM-NEXT: 2147483647(nan), 2139095039(3.402823e+38)
; CM-NEXT: AND_INT T1.Y, KC0[3].Y, literal.x,
; CM-NEXT: CNDE_INT T0.Z, PV.Z, 1, 0.0,
; CM-NEXT: SETGT_INT * T1.W, PV.Y, literal.y,
; CM-NEXT: 2147483647(nan), 2139095039(3.402823e+38)
; CM-NEXT: CNDE_INT T0.Y, PV.W, 1, 0.0,
; CM-NEXT: SETGT_INT * T1.W, PV.Y, literal.x,
; CM-NEXT: 2139095039(3.402823e+38), 0(0.000000e+00)
; CM-NEXT: CNDE_INT * T0.X, PV.W, 1, 0.0,
; CM-NEXT: LSHR * T1.X, KC0[2].Y, literal.x,
; CM-NEXT: 2(2.802597e-45), 0(0.000000e+00)
%result = call <4 x i1> @llvm.is.fpclass.v4f32(<4 x float> %x, i32 504)
%zext = zext <4 x i1> %result to <4 x i32>
store <4 x i32> %zext, ptr addrspace(1) %out, align 16
ret void
}
define amdgpu_kernel void @issue135083_v5f32(ptr addrspace(1) %out, <5 x float> %x) {
; CM-LABEL: issue135083_v5f32:
; CM: ; %bb.0:
; CM-NEXT: ALU 23, @4, KC0[CB0:0-32], KC1[]
; CM-NEXT: MEM_RAT_CACHELESS STORE_DWORD T1, T3.X
; CM-NEXT: MEM_RAT_CACHELESS STORE_DWORD T2.X, T0.X
; CM-NEXT: CF_END
; CM-NEXT: ALU clause starting at 4:
; CM-NEXT: AND_INT T0.Z, KC0[4].Y, literal.x,
; CM-NEXT: AND_INT * T0.W, KC0[5].X, literal.x,
; CM-NEXT: 2147483647(nan), 0(0.000000e+00)
; CM-NEXT: SETGT_INT T0.Y, PV.W, literal.x,
; CM-NEXT: AND_INT T1.Z, KC0[5].Y, literal.y,
; CM-NEXT: AND_INT * T0.W, KC0[4].W, literal.y,
; CM-NEXT: 2139095039(3.402823e+38), 2147483647(nan)
; CM-NEXT: SETGT_INT T0.X, PV.W, literal.x,
; CM-NEXT: AND_INT T1.Y, KC0[4].Z, literal.y,
; CM-NEXT: SETGT_INT T1.Z, PV.Z, literal.x,
; CM-NEXT: CNDE_INT * T1.W, PV.Y, 1, 0.0,
; CM-NEXT: 2139095039(3.402823e+38), 2147483647(nan)
; CM-NEXT: CNDE_INT T2.X, PV.Z, 1, 0.0,
; CM-NEXT: SETGT_INT T0.Y, PV.Y, literal.x,
; CM-NEXT: CNDE_INT T1.Z, PV.X, 1, 0.0,
; CM-NEXT: ADD_INT * T0.W, KC0[2].Y, literal.y,
; CM-NEXT: 2139095039(3.402823e+38), 16(2.242078e-44)
; CM-NEXT: LSHR T0.X, PV.W, literal.x,
; CM-NEXT: CNDE_INT T1.Y, PV.Y, 1, 0.0,
; CM-NEXT: SETGT_INT * T0.W, T0.Z, literal.y,
; CM-NEXT: 2(2.802597e-45), 2139095039(3.402823e+38)
; CM-NEXT: CNDE_INT * T1.X, PV.W, 1, 0.0,
; CM-NEXT: LSHR * T3.X, KC0[2].Y, literal.x,
; CM-NEXT: 2(2.802597e-45), 0(0.000000e+00)
%result = call <5 x i1> @llvm.is.fpclass.v5f32(<5 x float> %x, i32 504)
%zext = zext <5 x i1> %result to <5 x i32>
store <5 x i32> %zext, ptr addrspace(1) %out, align 32
ret void
}
define amdgpu_kernel void @issue135083_v6f32(ptr addrspace(1) %out, <6 x float> %x) {
; CM-LABEL: issue135083_v6f32:
; CM: ; %bb.0:
; CM-NEXT: ALU 27, @4, KC0[CB0:0-32], KC1[]
; CM-NEXT: MEM_RAT_CACHELESS STORE_DWORD T1, T3.X
; CM-NEXT: MEM_RAT_CACHELESS STORE_DWORD T2, T0.X
; CM-NEXT: CF_END
; CM-NEXT: ALU clause starting at 4:
; CM-NEXT: AND_INT T0.Z, KC0[4].Y, literal.x,
; CM-NEXT: AND_INT * T0.W, KC0[5].Z, literal.x,
; CM-NEXT: 2147483647(nan), 0(0.000000e+00)
; CM-NEXT: AND_INT T1.Z, KC0[5].X, literal.x,
; CM-NEXT: AND_INT * T1.W, KC0[4].W, literal.x,
; CM-NEXT: 2147483647(nan), 0(0.000000e+00)
; CM-NEXT: SETGT_INT T0.X, PV.W, literal.x,
; CM-NEXT: SETGT_INT T0.Y, PV.Z, literal.x,
; CM-NEXT: AND_INT T1.Z, KC0[5].Y, literal.y,
; CM-NEXT: SETGT_INT * T0.W, T0.W, literal.x,
; CM-NEXT: 2139095039(3.402823e+38), 2147483647(nan)
; CM-NEXT: AND_INT T1.X, KC0[4].Z, literal.x,
; CM-NEXT: CNDE_INT T2.Y, PV.W, 1, 0.0,
; CM-NEXT: SETGT_INT T1.Z, PV.Z, literal.y,
; CM-NEXT: CNDE_INT * T1.W, PV.Y, 1, 0.0,
; CM-NEXT: 2147483647(nan), 2139095039(3.402823e+38)
; CM-NEXT: CNDE_INT T2.X, PV.Z, 1, 0.0,
; CM-NEXT: SETGT_INT T0.Y, PV.X, literal.x,
; CM-NEXT: CNDE_INT T1.Z, T0.X, 1, 0.0,
; CM-NEXT: ADD_INT * T0.W, KC0[2].Y, literal.y,
; CM-NEXT: 2139095039(3.402823e+38), 16(2.242078e-44)
; CM-NEXT: LSHR T0.X, PV.W, literal.x,
; CM-NEXT: CNDE_INT T1.Y, PV.Y, 1, 0.0,
; CM-NEXT: SETGT_INT * T0.W, T0.Z, literal.y,
; CM-NEXT: 2(2.802597e-45), 2139095039(3.402823e+38)
; CM-NEXT: CNDE_INT * T1.X, PV.W, 1, 0.0,
; CM-NEXT: LSHR * T3.X, KC0[2].Y, literal.x,
; CM-NEXT: 2(2.802597e-45), 0(0.000000e+00)
%result = call <6 x i1> @llvm.is.fpclass.v6f32(<6 x float> %x, i32 504)
%zext = zext <6 x i1> %result to <6 x i32>
store <6 x i32> %zext, ptr addrspace(1) %out, align 32
ret void
}
define amdgpu_kernel void @issue135083_v7f32(ptr addrspace(1) %out, <7 x float> %x) {
; CM-LABEL: issue135083_v7f32:
; CM: ; %bb.0:
; CM-NEXT: ALU 34, @6, KC0[CB0:0-32], KC1[]
; CM-NEXT: MEM_RAT_CACHELESS STORE_DWORD T4, T5.X
; CM-NEXT: MEM_RAT_CACHELESS STORE_DWORD T3, T0.X
; CM-NEXT: MEM_RAT_CACHELESS STORE_DWORD T1.X, T2.X
; CM-NEXT: CF_END
; CM-NEXT: PAD
; CM-NEXT: ALU clause starting at 6:
; CM-NEXT: AND_INT T0.Z, KC0[4].Y, literal.x,
; CM-NEXT: AND_INT * T0.W, KC0[4].W, literal.x,
; CM-NEXT: 2147483647(nan), 0(0.000000e+00)
; CM-NEXT: SETGT_INT T0.Y, PV.W, literal.x,
; CM-NEXT: AND_INT T1.Z, KC0[5].W, literal.y,
; CM-NEXT: AND_INT * T0.W, KC0[5].X, literal.y,
; CM-NEXT: 2139095039(3.402823e+38), 2147483647(nan)
; CM-NEXT: AND_INT T0.X, KC0[4].Z, literal.x,
; CM-NEXT: SETGT_INT T1.Y, PV.W, literal.y,
; CM-NEXT: AND_INT T2.Z, KC0[5].Z, literal.x,
; CM-NEXT: SETGT_INT * T0.W, PV.Z, literal.y,
; CM-NEXT: 2147483647(nan), 2139095039(3.402823e+38)
; CM-NEXT: CNDE_INT T1.X, PV.W, 1, 0.0,
; CM-NEXT: AND_INT T2.Y, KC0[5].Y, literal.x,
; CM-NEXT: SETGT_INT T1.Z, PV.Z, literal.y,
; CM-NEXT: ADD_INT * T0.W, KC0[2].Y, literal.z,
; CM-NEXT: 2147483647(nan), 2139095039(3.402823e+38)
; CM-NEXT: 24(3.363116e-44), 0(0.000000e+00)
; CM-NEXT: LSHR T2.X, PV.W, literal.x,
; CM-NEXT: CNDE_INT T3.Y, PV.Z, 1, 0.0,
; CM-NEXT: SETGT_INT T1.Z, PV.Y, literal.y,
; CM-NEXT: CNDE_INT * T4.W, T1.Y, 1, 0.0,
; CM-NEXT: 2(2.802597e-45), 2139095039(3.402823e+38)
; CM-NEXT: CNDE_INT T3.X, PV.Z, 1, 0.0,
; CM-NEXT: SETGT_INT T1.Y, T0.X, literal.x,
; CM-NEXT: CNDE_INT T4.Z, T0.Y, 1, 0.0,
; CM-NEXT: ADD_INT * T0.W, KC0[2].Y, literal.y,
; CM-NEXT: 2139095039(3.402823e+38), 16(2.242078e-44)
; CM-NEXT: LSHR T0.X, PV.W, literal.x,
; CM-NEXT: CNDE_INT T4.Y, PV.Y, 1, 0.0,
; CM-NEXT: SETGT_INT * T0.W, T0.Z, literal.y,
; CM-NEXT: 2(2.802597e-45), 2139095039(3.402823e+38)
; CM-NEXT: CNDE_INT * T4.X, PV.W, 1, 0.0,
; CM-NEXT: LSHR * T5.X, KC0[2].Y, literal.x,
; CM-NEXT: 2(2.802597e-45), 0(0.000000e+00)
%result = call <7 x i1> @llvm.is.fpclass.v7f32(<7 x float> %x, i32 504)
%zext = zext <7 x i1> %result to <7 x i32>
store <7 x i32> %zext, ptr addrspace(1) %out, align 32
ret void
}
define amdgpu_kernel void @issue135083_v8f32(ptr addrspace(1) %out, <8 x float> %x) {
; CM-LABEL: issue135083_v8f32:
; CM: ; %bb.0:
; CM-NEXT: ALU 34, @4, KC0[CB0:0-32], KC1[]
; CM-NEXT: MEM_RAT_CACHELESS STORE_DWORD T0, T3.X
; CM-NEXT: MEM_RAT_CACHELESS STORE_DWORD T1, T2.X
; CM-NEXT: CF_END
; CM-NEXT: ALU clause starting at 4:
; CM-NEXT: AND_INT T0.Z, KC0[6].X, literal.x,
; CM-NEXT: AND_INT * T0.W, KC0[4].W, literal.x,
; CM-NEXT: 2147483647(nan), 0(0.000000e+00)
; CM-NEXT: AND_INT T0.X, KC0[4].Y, literal.x,
; CM-NEXT: SETGT_INT T0.Y, PV.W, literal.y,
; CM-NEXT: SETGT_INT T0.Z, PV.Z, literal.y,
; CM-NEXT: AND_INT * T0.W, KC0[5].W, literal.x,
; CM-NEXT: 2147483647(nan), 2139095039(3.402823e+38)
; CM-NEXT: AND_INT T1.X, KC0[5].Z, literal.x,
; CM-NEXT: SETGT_INT T1.Y, PV.W, literal.y,
; CM-NEXT: AND_INT T1.Z, KC0[5].X, literal.x,
; CM-NEXT: CNDE_INT * T1.W, PV.Z, 1, 0.0,
; CM-NEXT: 2147483647(nan), 2139095039(3.402823e+38)
; CM-NEXT: SETGT_INT T2.X, PV.Z, literal.x,
; CM-NEXT: AND_INT T2.Y, KC0[5].Y, literal.y,
; CM-NEXT: CNDE_INT T1.Z, PV.Y, 1, 0.0,
; CM-NEXT: SETGT_INT * T0.W, PV.X, literal.x,
; CM-NEXT: 2139095039(3.402823e+38), 2147483647(nan)
; CM-NEXT: AND_INT T3.X, KC0[4].Z, literal.x,
; CM-NEXT: CNDE_INT T1.Y, PV.W, 1, 0.0,
; CM-NEXT: SETGT_INT T0.Z, PV.Y, literal.y,
; CM-NEXT: CNDE_INT * T0.W, PV.X, 1, 0.0,
; CM-NEXT: 2147483647(nan), 2139095039(3.402823e+38)
; CM-NEXT: CNDE_INT T1.X, PV.Z, 1, 0.0,
; CM-NEXT: SETGT_INT T2.Y, PV.X, literal.x,
; CM-NEXT: CNDE_INT T0.Z, T0.Y, 1, 0.0,
; CM-NEXT: ADD_INT * T2.W, KC0[2].Y, literal.y,
; CM-NEXT: 2139095039(3.402823e+38), 16(2.242078e-44)
; CM-NEXT: LSHR T2.X, PV.W, literal.x,
; CM-NEXT: CNDE_INT T0.Y, PV.Y, 1, 0.0,
; CM-NEXT: SETGT_INT * T2.W, T0.X, literal.y,
; CM-NEXT: 2(2.802597e-45), 2139095039(3.402823e+38)
; CM-NEXT: CNDE_INT * T0.X, PV.W, 1, 0.0,
; CM-NEXT: LSHR * T3.X, KC0[2].Y, literal.x,
; CM-NEXT: 2(2.802597e-45), 0(0.000000e+00)
%result = call <8 x i1> @llvm.is.fpclass.v3f32(<8 x float> %x, i32 504)
%zext = zext <8 x i1> %result to <8 x i32>
store <8 x i32> %zext, ptr addrspace(1) %out, align 32
ret void
}
define amdgpu_kernel void @issue135083_v16f32(ptr addrspace(1) %out, <16 x float> %x) {
; CM-LABEL: issue135083_v16f32:
; CM: ; %bb.0:
; CM-NEXT: ALU 69, @6, KC0[CB0:0-32], KC1[]
; CM-NEXT: MEM_RAT_CACHELESS STORE_DWORD T1, T7.X
; CM-NEXT: MEM_RAT_CACHELESS STORE_DWORD T2, T0.X
; CM-NEXT: MEM_RAT_CACHELESS STORE_DWORD T3, T6.X
; CM-NEXT: MEM_RAT_CACHELESS STORE_DWORD T4, T5.X
; CM-NEXT: CF_END
; CM-NEXT: ALU clause starting at 6:
; CM-NEXT: AND_INT T0.Z, KC0[6].Y, literal.x,
; CM-NEXT: AND_INT * T0.W, KC0[6].W, literal.x,
; CM-NEXT: 2147483647(nan), 0(0.000000e+00)
; CM-NEXT: SETGT_INT T0.X, PV.W, literal.x,
; CM-NEXT: AND_INT T0.Y, KC0[6].Z, literal.y,
; CM-NEXT: AND_INT T1.Z, KC0[7].Y, literal.y,
; CM-NEXT: AND_INT * T0.W, KC0[7].X, literal.y,
; CM-NEXT: 2139095039(3.402823e+38), 2147483647(nan)
; CM-NEXT: SETGT_INT T1.X, PV.W, literal.x,
; CM-NEXT: AND_INT T1.Y, KC0[7].Z, literal.y,
; CM-NEXT: AND_INT T2.Z, KC0[8].X, literal.y,
; CM-NEXT: AND_INT * T0.W, KC0[7].W, literal.y,
; CM-NEXT: 2139095039(3.402823e+38), 2147483647(nan)
; CM-NEXT: SETGT_INT T2.X, PV.W, literal.x,
; CM-NEXT: SETGT_INT T2.Y, PV.Z, literal.x,
; CM-NEXT: AND_INT T2.Z, KC0[10].X, literal.y,
; CM-NEXT: AND_INT * T0.W, KC0[8].W, literal.y,
; CM-NEXT: 2139095039(3.402823e+38), 2147483647(nan)
; CM-NEXT: AND_INT T3.X, KC0[8].Y, literal.x,
; CM-NEXT: SETGT_INT T3.Y, PV.W, literal.y,
; CM-NEXT: SETGT_INT T2.Z, PV.Z, literal.y,
; CM-NEXT: AND_INT * T0.W, KC0[9].W, literal.x,
; CM-NEXT: 2147483647(nan), 2139095039(3.402823e+38)
; CM-NEXT: AND_INT T4.X, KC0[9].Z, literal.x,
; CM-NEXT: SETGT_INT T4.Y, PV.W, literal.y,
; CM-NEXT: AND_INT T3.Z, KC0[9].X, literal.x,
; CM-NEXT: CNDE_INT * T4.W, PV.Z, 1, 0.0,
; CM-NEXT: 2147483647(nan), 2139095039(3.402823e+38)
; CM-NEXT: SETGT_INT T5.X, PV.Z, literal.x,
; CM-NEXT: AND_INT T5.Y, KC0[9].Y, literal.y,
; CM-NEXT: CNDE_INT T4.Z, PV.Y, 1, 0.0,
; CM-NEXT: SETGT_INT * T0.W, PV.X, literal.x,
; CM-NEXT: 2139095039(3.402823e+38), 2147483647(nan)
; CM-NEXT: AND_INT T6.X, KC0[8].Z, literal.x,
; CM-NEXT: CNDE_INT T4.Y, PV.W, 1, 0.0,
; CM-NEXT: SETGT_INT T2.Z, PV.Y, literal.y,
; CM-NEXT: CNDE_INT * T3.W, PV.X, 1, 0.0,
; CM-NEXT: 2147483647(nan), 2139095039(3.402823e+38)
; CM-NEXT: CNDE_INT T4.X, PV.Z, 1, 0.0,
; CM-NEXT: SETGT_INT T5.Y, PV.X, literal.x,
; CM-NEXT: CNDE_INT T3.Z, T3.Y, 1, 0.0,
; CM-NEXT: ADD_INT * T0.W, KC0[2].Y, literal.y,
; CM-NEXT: 2139095039(3.402823e+38), 48(6.726233e-44)
; CM-NEXT: LSHR T5.X, PV.W, literal.x,
; CM-NEXT: CNDE_INT T3.Y, PV.Y, 1, 0.0,
; CM-NEXT: SETGT_INT T2.Z, T3.X, literal.y,
; CM-NEXT: CNDE_INT * T2.W, T2.Y, 1, 0.0,
; CM-NEXT: 2(2.802597e-45), 2139095039(3.402823e+38)
; CM-NEXT: CNDE_INT T3.X, PV.Z, 1, 0.0,
; CM-NEXT: SETGT_INT T1.Y, T1.Y, literal.x,
; CM-NEXT: CNDE_INT T2.Z, T2.X, 1, 0.0,
; CM-NEXT: ADD_INT * T0.W, KC0[2].Y, literal.y,
; CM-NEXT: 2139095039(3.402823e+38), 32(4.484155e-44)
; CM-NEXT: LSHR T6.X, PV.W, literal.x,
; CM-NEXT: CNDE_INT T2.Y, PV.Y, 1, 0.0,
; CM-NEXT: SETGT_INT T1.Z, T1.Z, literal.y,
; CM-NEXT: CNDE_INT * T1.W, T1.X, 1, 0.0,
; CM-NEXT: 2(2.802597e-45), 2139095039(3.402823e+38)
; CM-NEXT: CNDE_INT T2.X, PV.Z, 1, 0.0,
; CM-NEXT: SETGT_INT T0.Y, T0.Y, literal.x,
; CM-NEXT: CNDE_INT T1.Z, T0.X, 1, 0.0,
; CM-NEXT: ADD_INT * T0.W, KC0[2].Y, literal.y,
; CM-NEXT: 2139095039(3.402823e+38), 16(2.242078e-44)
; CM-NEXT: LSHR T0.X, PV.W, literal.x,
; CM-NEXT: CNDE_INT T1.Y, PV.Y, 1, 0.0,
; CM-NEXT: SETGT_INT * T0.W, T0.Z, literal.y,
; CM-NEXT: 2(2.802597e-45), 2139095039(3.402823e+38)
; CM-NEXT: CNDE_INT * T1.X, PV.W, 1, 0.0,
; CM-NEXT: LSHR * T7.X, KC0[2].Y, literal.x,
; CM-NEXT: 2(2.802597e-45), 0(0.000000e+00)
%result = call <16 x i1> @llvm.is.fpclass.v3f32(<16 x float> %x, i32 504)
%zext = zext <16 x i1> %result to <16 x i32>
store <16 x i32> %zext, ptr addrspace(1) %out, align 64
ret void
}
|