aboutsummaryrefslogtreecommitdiff
path: root/llvm/test/CodeGen/AMDGPU/lower-buffer-fat-pointers-lastuse-metadata.ll
blob: 97db15ba637a5e8561084e20af685d6066f4b127 (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py
; RUN: llc -mtriple=amdgcn-amd-amdhsa -mcpu=gfx1200 < %s | FileCheck --check-prefix=GFX12 %s
; RUN: llc -mtriple=amdgcn-amd-amdhsa -mcpu=gfx1200 -mattr=+cumode < %s | FileCheck --check-prefix=GFX12 %s


define amdgpu_kernel void @buffer_last_use_load_0(ptr addrspace(7) %in, ptr addrspace(7) %out) {
; GFX12-LABEL: buffer_last_use_load_0:
; GFX12:       ; %bb.0: ; %entry
; GFX12-NEXT:    s_clause 0x1
; GFX12-NEXT:    s_load_b128 s[0:3], s[4:5], 0x0
; GFX12-NEXT:    s_load_b32 s13, s[4:5], 0x10
; GFX12-NEXT:    s_mov_b32 s12, 0
; GFX12-NEXT:    s_delay_alu instid0(SALU_CYCLE_1)
; GFX12-NEXT:    s_mov_b32 s7, s12
; GFX12-NEXT:    s_mov_b32 s9, s12
; GFX12-NEXT:    s_wait_kmcnt 0x0
; GFX12-NEXT:    s_mov_b32 s6, s3
; GFX12-NEXT:    v_mov_b32_e32 v0, s0
; GFX12-NEXT:    s_mov_b32 s8, s1
; GFX12-NEXT:    s_or_b64 s[10:11], s[6:7], s[12:13]
; GFX12-NEXT:    s_mov_b32 s13, s2
; GFX12-NEXT:    s_delay_alu instid0(SALU_CYCLE_1)
; GFX12-NEXT:    s_or_b64 s[8:9], s[8:9], s[12:13]
; GFX12-NEXT:    buffer_load_b32 v0, v0, s[8:11], null offen th:TH_LOAD_LU
; GFX12-NEXT:    s_clause 0x1
; GFX12-NEXT:    s_load_b32 s13, s[4:5], 0x30
; GFX12-NEXT:    s_load_b128 s[0:3], s[4:5], 0x20
; GFX12-NEXT:    s_mov_b32 s5, s12
; GFX12-NEXT:    s_wait_kmcnt 0x0
; GFX12-NEXT:    s_mov_b32 s4, s3
; GFX12-NEXT:    v_mov_b32_e32 v1, s0
; GFX12-NEXT:    s_or_b64 s[6:7], s[4:5], s[12:13]
; GFX12-NEXT:    s_mov_b32 s13, s2
; GFX12-NEXT:    s_mov_b32 s2, s1
; GFX12-NEXT:    s_mov_b32 s3, s12
; GFX12-NEXT:    s_delay_alu instid0(SALU_CYCLE_1)
; GFX12-NEXT:    s_or_b64 s[4:5], s[2:3], s[12:13]
; GFX12-NEXT:    s_wait_loadcnt 0x0
; GFX12-NEXT:    buffer_store_b32 v0, v1, s[4:7], null offen
; GFX12-NEXT:    s_endpgm
entry:
  %val = load i32, ptr addrspace(7) %in, !amdgpu.last.use !{}
  store i32 %val, ptr addrspace(7) %out
  ret void
}

define amdgpu_kernel void @buffer_last_use_load_1(ptr addrspace(7) %in, ptr addrspace(7) %out) {
; GFX12-LABEL: buffer_last_use_load_1:
; GFX12:       ; %bb.0: ; %entry
; GFX12-NEXT:    s_clause 0x1
; GFX12-NEXT:    s_load_b128 s[0:3], s[4:5], 0x0
; GFX12-NEXT:    s_load_b32 s13, s[4:5], 0x10
; GFX12-NEXT:    v_and_b32_e32 v0, 0x3ff, v0
; GFX12-NEXT:    s_mov_b32 s12, 0
; GFX12-NEXT:    s_delay_alu instid0(SALU_CYCLE_1)
; GFX12-NEXT:    s_mov_b32 s7, s12
; GFX12-NEXT:    s_mov_b32 s9, s12
; GFX12-NEXT:    s_wait_kmcnt 0x0
; GFX12-NEXT:    s_mov_b32 s6, s3
; GFX12-NEXT:    v_lshl_add_u32 v0, v0, 2, s0
; GFX12-NEXT:    s_mov_b32 s8, s1
; GFX12-NEXT:    s_or_b64 s[10:11], s[6:7], s[12:13]
; GFX12-NEXT:    s_mov_b32 s13, s2
; GFX12-NEXT:    s_delay_alu instid0(SALU_CYCLE_1)
; GFX12-NEXT:    s_or_b64 s[8:9], s[8:9], s[12:13]
; GFX12-NEXT:    buffer_load_b32 v0, v0, s[8:11], null offen th:TH_LOAD_LU
; GFX12-NEXT:    s_clause 0x1
; GFX12-NEXT:    s_load_b32 s13, s[4:5], 0x30
; GFX12-NEXT:    s_load_b128 s[0:3], s[4:5], 0x20
; GFX12-NEXT:    s_mov_b32 s5, s12
; GFX12-NEXT:    s_wait_kmcnt 0x0
; GFX12-NEXT:    s_mov_b32 s4, s3
; GFX12-NEXT:    v_mov_b32_e32 v1, s0
; GFX12-NEXT:    s_or_b64 s[6:7], s[4:5], s[12:13]
; GFX12-NEXT:    s_mov_b32 s13, s2
; GFX12-NEXT:    s_mov_b32 s2, s1
; GFX12-NEXT:    s_mov_b32 s3, s12
; GFX12-NEXT:    s_delay_alu instid0(SALU_CYCLE_1)
; GFX12-NEXT:    s_or_b64 s[4:5], s[2:3], s[12:13]
; GFX12-NEXT:    s_wait_loadcnt 0x0
; GFX12-NEXT:    buffer_store_b32 v0, v1, s[4:7], null offen
; GFX12-NEXT:    s_endpgm
entry:
  %tid = call i32 @llvm.amdgcn.workitem.id.x()
  %val.gep = getelementptr inbounds i32, ptr addrspace(7) %in, i32 %tid
  %val = load i32, ptr addrspace(7) %val.gep, align 4, !amdgpu.last.use !{}
  store i32 %val, ptr addrspace(7) %out
  ret void
}

define amdgpu_kernel void @buffer_last_use_and_volatile_load(ptr addrspace(7) %in, ptr addrspace(7) %out) {
; GFX12-LABEL: buffer_last_use_and_volatile_load:
; GFX12:       ; %bb.0: ; %entry
; GFX12-NEXT:    s_clause 0x1
; GFX12-NEXT:    s_load_b128 s[0:3], s[4:5], 0x0
; GFX12-NEXT:    s_load_b32 s13, s[4:5], 0x10
; GFX12-NEXT:    s_mov_b32 s12, 0
; GFX12-NEXT:    s_delay_alu instid0(SALU_CYCLE_1)
; GFX12-NEXT:    s_mov_b32 s7, s12
; GFX12-NEXT:    s_mov_b32 s9, s12
; GFX12-NEXT:    s_wait_kmcnt 0x0
; GFX12-NEXT:    s_mov_b32 s6, s3
; GFX12-NEXT:    v_mov_b32_e32 v0, s0
; GFX12-NEXT:    s_mov_b32 s8, s1
; GFX12-NEXT:    s_or_b64 s[10:11], s[6:7], s[12:13]
; GFX12-NEXT:    s_mov_b32 s13, s2
; GFX12-NEXT:    s_delay_alu instid0(SALU_CYCLE_1)
; GFX12-NEXT:    s_or_b64 s[8:9], s[8:9], s[12:13]
; GFX12-NEXT:    buffer_load_b32 v0, v0, s[8:11], null offen th:TH_LOAD_BYPASS scope:SCOPE_SYS
; GFX12-NEXT:    s_clause 0x1
; GFX12-NEXT:    s_load_b32 s13, s[4:5], 0x30
; GFX12-NEXT:    s_load_b128 s[0:3], s[4:5], 0x20
; GFX12-NEXT:    s_mov_b32 s5, s12
; GFX12-NEXT:    s_wait_kmcnt 0x0
; GFX12-NEXT:    s_mov_b32 s4, s3
; GFX12-NEXT:    v_mov_b32_e32 v1, s0
; GFX12-NEXT:    s_or_b64 s[6:7], s[4:5], s[12:13]
; GFX12-NEXT:    s_mov_b32 s13, s2
; GFX12-NEXT:    s_mov_b32 s2, s1
; GFX12-NEXT:    s_mov_b32 s3, s12
; GFX12-NEXT:    s_delay_alu instid0(SALU_CYCLE_1)
; GFX12-NEXT:    s_or_b64 s[4:5], s[2:3], s[12:13]
; GFX12-NEXT:    s_wait_loadcnt 0x0
; GFX12-NEXT:    buffer_store_b32 v0, v1, s[4:7], null offen
; GFX12-NEXT:    s_endpgm
entry:
  %val = load volatile i32, ptr addrspace(7) %in, !amdgpu.last.use !{}
  store i32 %val, ptr addrspace(7) %out
  ret void
}

define amdgpu_kernel void @buffer_last_use_and_nontemporal_load(ptr addrspace(7) %in, ptr addrspace(7) %out) {
; GFX12-LABEL: buffer_last_use_and_nontemporal_load:
; GFX12:       ; %bb.0: ; %entry
; GFX12-NEXT:    s_clause 0x1
; GFX12-NEXT:    s_load_b128 s[0:3], s[4:5], 0x0
; GFX12-NEXT:    s_load_b32 s13, s[4:5], 0x10
; GFX12-NEXT:    s_mov_b32 s12, 0
; GFX12-NEXT:    s_delay_alu instid0(SALU_CYCLE_1)
; GFX12-NEXT:    s_mov_b32 s7, s12
; GFX12-NEXT:    s_mov_b32 s9, s12
; GFX12-NEXT:    s_wait_kmcnt 0x0
; GFX12-NEXT:    s_mov_b32 s6, s3
; GFX12-NEXT:    v_mov_b32_e32 v0, s0
; GFX12-NEXT:    s_mov_b32 s8, s1
; GFX12-NEXT:    s_or_b64 s[10:11], s[6:7], s[12:13]
; GFX12-NEXT:    s_mov_b32 s13, s2
; GFX12-NEXT:    s_delay_alu instid0(SALU_CYCLE_1)
; GFX12-NEXT:    s_or_b64 s[8:9], s[8:9], s[12:13]
; GFX12-NEXT:    buffer_load_b32 v0, v0, s[8:11], null offen th:TH_LOAD_LU
; GFX12-NEXT:    s_clause 0x1
; GFX12-NEXT:    s_load_b32 s13, s[4:5], 0x30
; GFX12-NEXT:    s_load_b128 s[0:3], s[4:5], 0x20
; GFX12-NEXT:    s_mov_b32 s5, s12
; GFX12-NEXT:    s_wait_kmcnt 0x0
; GFX12-NEXT:    s_mov_b32 s4, s3
; GFX12-NEXT:    v_mov_b32_e32 v1, s0
; GFX12-NEXT:    s_or_b64 s[6:7], s[4:5], s[12:13]
; GFX12-NEXT:    s_mov_b32 s13, s2
; GFX12-NEXT:    s_mov_b32 s2, s1
; GFX12-NEXT:    s_mov_b32 s3, s12
; GFX12-NEXT:    s_delay_alu instid0(SALU_CYCLE_1)
; GFX12-NEXT:    s_or_b64 s[4:5], s[2:3], s[12:13]
; GFX12-NEXT:    s_wait_loadcnt 0x0
; GFX12-NEXT:    buffer_store_b32 v0, v1, s[4:7], null offen
; GFX12-NEXT:    s_endpgm
entry:
  %val = load i32, ptr addrspace(7) %in, !amdgpu.last.use !{}, !nontemporal !0
  store i32 %val, ptr addrspace(7) %out
  ret void
}

!0 = !{i32 1}
declare i32 @llvm.amdgcn.workitem.id.x()