blob: 85ae5f13e7319e68c7b1bae90381899057f37475 (
plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
|
; RUN: llc -mtriple=amdgcn -stop-after=amdgpu-isel < %s | FileCheck -check-prefix=GCN %s
; RUN: llc -mtriple=amdgcn -enable-new-pm -stop-after=amdgpu-isel < %s | FileCheck -check-prefix=GCN %s
; GCN-LABEL: name: uniform_bitreverse_i32
; GCN: S_BREV_B32
define amdgpu_kernel void @uniform_bitreverse_i32(i32 %val, ptr addrspace(1) %out) {
%res = call i32 @llvm.bitreverse.i32(i32 %val)
store i32 %res, ptr addrspace(1) %out
ret void
}
; GCN-LABEL: name: divergent_bitreverse_i32
; GCN: V_BFREV_B32
define amdgpu_kernel void @divergent_bitreverse_i32(i32 %val, ptr addrspace(1) %out) {
%tid = call i32 @llvm.amdgcn.workitem.id.x()
%divergent = add i32 %val, %tid
%res = call i32 @llvm.bitreverse.i32(i32 %divergent)
store i32 %res, ptr addrspace(1) %out
ret void
}
; GCN-LABEL: name: uniform_bitreverse_i64
; GCN: S_BREV_B64
define amdgpu_kernel void @uniform_bitreverse_i64(i64 %val, ptr addrspace(1) %out) {
%res = call i64 @llvm.bitreverse.i64(i64 %val)
store i64 %res, ptr addrspace(1) %out
ret void
}
; GCN-LABEL: name: divergent_bitreverse_i64
; GCN: V_BFREV_B32
; GCN: V_BFREV_B32
define amdgpu_kernel void @divergent_bitreverse_i64(i64 %val, ptr addrspace(1) %out) {
%tid = call i32 @llvm.amdgcn.workitem.id.x()
%ext = zext i32 %tid to i64
%divergent = add i64 %val, %ext
%res = call i64 @llvm.bitreverse.i64(i64 %divergent)
store i64 %res, ptr addrspace(1) %out
ret void
}
declare i32 @llvm.amdgcn.workitem.id.x()
declare i32 @llvm.bitreverse.i32(i32)
declare i64 @llvm.bitreverse.i64(i64)
|