; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py ; RUN: sed 's/iXLen/i32/g' %s | llc -mtriple=riscv32 -mattr=+zve64x,+experimental-zvqdotq \ ; RUN: -verify-machineinstrs | FileCheck %s --check-prefixes=CHECK ; RUN: sed 's/iXLen/i64/g' %s | llc -mtriple=riscv64 -mattr=+zve64x,+experimental-zvqdotq \ ; RUN: -verify-machineinstrs | FileCheck %s --check-prefixes=CHECK declare @llvm.riscv.vqdotus.nxv1i32.i32( , , i32, iXLen, iXLen); define @intrinsic_vqdotus_vx_nxv1i32_i32( %0, %1, i32 %2, iXLen %3) nounwind { ; CHECK-LABEL: intrinsic_vqdotus_vx_nxv1i32_i32: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli zero, a1, e32, mf2, tu, ma ; CHECK-NEXT: vqdotus.vx v8, v9, a0 ; CHECK-NEXT: ret entry: %a = call @llvm.riscv.vqdotus.nxv1i32.i32( %0, %1, i32 %2, iXLen %3, iXLen 0) ret %a } declare @llvm.riscv.vqdotus.nxv2i32.i32( , , i32, iXLen, iXLen); define @intrinsic_vqdotus_vx_nxv2i32_i32( %0, %1, i32 %2, iXLen %3) nounwind { ; CHECK-LABEL: intrinsic_vqdotus_vx_nxv2i32_i32: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli zero, a1, e32, m1, tu, ma ; CHECK-NEXT: vqdotus.vx v8, v9, a0 ; CHECK-NEXT: ret entry: %a = call @llvm.riscv.vqdotus.nxv2i32.i32( %0, %1, i32 %2, iXLen %3, iXLen 0) ret %a } declare @llvm.riscv.vqdotus.nxv4i32.i32( , , i32, iXLen, iXLen); define @intrinsic_vqdotus_vx_nxv4i32_i32( %0, %1, i32 %2, iXLen %3) nounwind { ; CHECK-LABEL: intrinsic_vqdotus_vx_nxv4i32_i32: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli zero, a1, e32, m2, tu, ma ; CHECK-NEXT: vqdotus.vx v8, v10, a0 ; CHECK-NEXT: ret entry: %a = call @llvm.riscv.vqdotus.nxv4i32.i32( %0, %1, i32 %2, iXLen %3, iXLen 0) ret %a } declare @llvm.riscv.vqdotus.nxv8i32.i32( , , i32, iXLen, iXLen); define @intrinsic_vqdotus_vx_nxv8i32_i32( %0, %1, i32 %2, iXLen %3) nounwind { ; CHECK-LABEL: intrinsic_vqdotus_vx_nxv8i32_i32: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli zero, a1, e32, m4, tu, ma ; CHECK-NEXT: vqdotus.vx v8, v12, a0 ; CHECK-NEXT: ret entry: %a = call @llvm.riscv.vqdotus.nxv8i32.i32( %0, %1, i32 %2, iXLen %3, iXLen 0) ret %a } declare @llvm.riscv.vqdotus.nxv16i32.i32( , , i32, iXLen, iXLen); define @intrinsic_vqdotus_vx_nxv16i32_i32( %0, %1, i32 %2, iXLen %3) nounwind { ; CHECK-LABEL: intrinsic_vqdotus_vx_nxv16i32_i32: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli zero, a1, e32, m8, tu, ma ; CHECK-NEXT: vqdotus.vx v8, v16, a0 ; CHECK-NEXT: ret entry: %a = call @llvm.riscv.vqdotus.nxv16i32.i32( %0, %1, i32 %2, iXLen %3, iXLen 0) ret %a } declare @llvm.riscv.vqdotus.mask.nxv1i32.i32( , , i32, , iXLen, iXLen); define @intrinsic_vqdotus_mask_vx_nxv1i32_i32( %0, %1, i32 %2, %m, iXLen %3) nounwind { ; CHECK-LABEL: intrinsic_vqdotus_mask_vx_nxv1i32_i32: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli zero, a1, e32, mf2, tu, mu ; CHECK-NEXT: vqdotus.vx v8, v9, a0, v0.t ; CHECK-NEXT: ret entry: %a = call @llvm.riscv.vqdotus.mask.nxv1i32.i32( %0, %1, i32 %2, %m, iXLen %3, iXLen 0) ret %a } declare @llvm.riscv.vqdotus.mask.nxv2i32.i32( , , i32, , iXLen, iXLen); define @intrinsic_vqdotus_mask_vx_nxv2i32_i32( %0, %1, i32 %2, %m, iXLen %3) nounwind { ; CHECK-LABEL: intrinsic_vqdotus_mask_vx_nxv2i32_i32: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli zero, a1, e32, m1, tu, mu ; CHECK-NEXT: vqdotus.vx v8, v9, a0, v0.t ; CHECK-NEXT: ret entry: %a = call @llvm.riscv.vqdotus.mask.nxv2i32.i32( %0, %1, i32 %2, %m, iXLen %3, iXLen 0) ret %a } declare @llvm.riscv.vqdotus.mask.nxv4i32.i32( , , i32, , iXLen, iXLen); define @intrinsic_vqdotus_mask_vx_nxv4i32_i32( %0, %1, i32 %2, %m, iXLen %3) nounwind { ; CHECK-LABEL: intrinsic_vqdotus_mask_vx_nxv4i32_i32: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli zero, a1, e32, m2, tu, mu ; CHECK-NEXT: vqdotus.vx v8, v10, a0, v0.t ; CHECK-NEXT: ret entry: %a = call @llvm.riscv.vqdotus.mask.nxv4i32.i32( %0, %1, i32 %2, %m, iXLen %3, iXLen 0) ret %a } declare @llvm.riscv.vqdotus.mask.nxv8i32.i32( , , i32, , iXLen, iXLen); define @intrinsic_vqdotus_mask_vx_nxv8i32_i32( %0, %1, i32 %2, %m, iXLen %3) nounwind { ; CHECK-LABEL: intrinsic_vqdotus_mask_vx_nxv8i32_i32: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli zero, a1, e32, m4, tu, mu ; CHECK-NEXT: vqdotus.vx v8, v12, a0, v0.t ; CHECK-NEXT: ret entry: %a = call @llvm.riscv.vqdotus.mask.nxv8i32.i32( %0, %1, i32 %2, %m, iXLen %3, iXLen 0) ret %a } declare @llvm.riscv.vqdotus.mask.nxv16i32.i32( , , i32, , iXLen, iXLen); define @intrinsic_vqdotus_mask_vx_nxv16i32_i32( %0, %1, i32 %2, %m, iXLen %3) nounwind { ; CHECK-LABEL: intrinsic_vqdotus_mask_vx_nxv16i32_i32: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vsetvli zero, a1, e32, m8, tu, mu ; CHECK-NEXT: vqdotus.vx v8, v16, a0, v0.t ; CHECK-NEXT: ret entry: %a = call @llvm.riscv.vqdotus.mask.nxv16i32.i32( %0, %1, i32 %2, %m, iXLen %3, iXLen 0) ret %a }