; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py ; RUN: llc -mtriple=riscv32 -verify-machineinstrs < %s \ ; RUN: | FileCheck -check-prefix=RV32I %s @x = local_unnamed_addr global fp128 0xL00000000000000007FFF000000000000, align 16 @y = local_unnamed_addr global fp128 0xL00000000000000007FFF000000000000, align 16 ; Besides anything else, these tests help verify that libcall ABI lowering ; works correctly define i32 @test_load_and_cmp() nounwind { ; RV32I-LABEL: test_load_and_cmp: ; RV32I: # %bb.0: ; RV32I-NEXT: addi sp, sp, -48 ; RV32I-NEXT: sw ra, 44(sp) # 4-byte Folded Spill ; RV32I-NEXT: lui a0, %hi(x) ; RV32I-NEXT: lw a2, %lo(x)(a0) ; RV32I-NEXT: lw a1, %lo(x+4)(a0) ; RV32I-NEXT: lw a3, %lo(x+8)(a0) ; RV32I-NEXT: lw a0, %lo(x+12)(a0) ; RV32I-NEXT: lui a4, %hi(y) ; RV32I-NEXT: lw a5, %lo(y)(a4) ; RV32I-NEXT: lw a6, %lo(y+4)(a4) ; RV32I-NEXT: lw a7, %lo(y+8)(a4) ; RV32I-NEXT: lw a4, %lo(y+12)(a4) ; RV32I-NEXT: sw a4, 20(sp) ; RV32I-NEXT: sw a7, 16(sp) ; RV32I-NEXT: sw a6, 12(sp) ; RV32I-NEXT: sw a5, 8(sp) ; RV32I-NEXT: sw a0, 36(sp) ; RV32I-NEXT: sw a3, 32(sp) ; RV32I-NEXT: sw a1, 28(sp) ; RV32I-NEXT: addi a0, sp, 24 ; RV32I-NEXT: addi a1, sp, 8 ; RV32I-NEXT: sw a2, 24(sp) ; RV32I-NEXT: call __netf2@plt ; RV32I-NEXT: snez a0, a0 ; RV32I-NEXT: lw ra, 44(sp) # 4-byte Folded Reload ; RV32I-NEXT: addi sp, sp, 48 ; RV32I-NEXT: ret %1 = load fp128, ptr @x, align 16 %2 = load fp128, ptr @y, align 16 %cmp = fcmp une fp128 %1, %2 %3 = zext i1 %cmp to i32 ret i32 %3 } define i32 @test_add_and_fptosi() nounwind { ; RV32I-LABEL: test_add_and_fptosi: ; RV32I: # %bb.0: ; RV32I-NEXT: addi sp, sp, -80 ; RV32I-NEXT: sw ra, 76(sp) # 4-byte Folded Spill ; RV32I-NEXT: lui a0, %hi(x) ; RV32I-NEXT: lw a3, %lo(x)(a0) ; RV32I-NEXT: lw a1, %lo(x+4)(a0) ; RV32I-NEXT: lw a2, %lo(x+8)(a0) ; RV32I-NEXT: lw a0, %lo(x+12)(a0) ; RV32I-NEXT: lui a4, %hi(y) ; RV32I-NEXT: lw a5, %lo(y)(a4) ; RV32I-NEXT: lw a6, %lo(y+4)(a4) ; RV32I-NEXT: lw a7, %lo(y+8)(a4) ; RV32I-NEXT: lw a4, %lo(y+12)(a4) ; RV32I-NEXT: sw a4, 36(sp) ; RV32I-NEXT: sw a7, 32(sp) ; RV32I-NEXT: sw a6, 28(sp) ; RV32I-NEXT: sw a5, 24(sp) ; RV32I-NEXT: sw a0, 52(sp) ; RV32I-NEXT: sw a2, 48(sp) ; RV32I-NEXT: sw a1, 44(sp) ; RV32I-NEXT: addi a0, sp, 56 ; RV32I-NEXT: addi a1, sp, 40 ; RV32I-NEXT: addi a2, sp, 24 ; RV32I-NEXT: sw a3, 40(sp) ; RV32I-NEXT: call __addtf3@plt ; RV32I-NEXT: lw a1, 56(sp) ; RV32I-NEXT: lw a0, 60(sp) ; RV32I-NEXT: lw a2, 64(sp) ; RV32I-NEXT: lw a3, 68(sp) ; RV32I-NEXT: sw a3, 20(sp) ; RV32I-NEXT: sw a2, 16(sp) ; RV32I-NEXT: sw a0, 12(sp) ; RV32I-NEXT: addi a0, sp, 8 ; RV32I-NEXT: sw a1, 8(sp) ; RV32I-NEXT: call __fixtfsi@plt ; RV32I-NEXT: lw ra, 76(sp) # 4-byte Folded Reload ; RV32I-NEXT: addi sp, sp, 80 ; RV32I-NEXT: ret %1 = load fp128, ptr @x, align 16 %2 = load fp128, ptr @y, align 16 %3 = fadd fp128 %1, %2 %4 = fptosi fp128 %3 to i32 ret i32 %4 }