aboutsummaryrefslogtreecommitdiff
path: root/sim/riscv/ChangeLog
blob: 51cbf8c73aca1bd898d9ff19a0c0b275e565eefd (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
2021-04-18  Mike Frysinger  <vapier@gentoo.org>

	* configure: Regenerate.

2021-04-12  Mike Frysinger  <vapier@gentoo.org>

	* interp.c (sim_open): Delete 3rd arg to sim_cpu_alloc_all.

2021-04-02  Mike Frysinger  <vapier@gentoo.org>

	* aclocal.m4, configure: Regenerate.

2021-02-28  Mike Frysinger  <vapier@gentoo.org>

	* configure: Regenerate.

2021-02-21  Mike Frysinger  <vapier@gentoo.org>

	* configure.ac (AC_CONFIG_MACRO_DIRS): Replace common with m4.
	* aclocal.m4, configure: Regenerate.

2021-02-13  Mike Frysinger  <vapier@gentoo.org>

	* configure.ac: Replace sinclude with AC_CONFIG_MACRO_DIRS.
	* aclocal.m4, configure: Regenerate.

2021-02-06  Mike Frysinger  <vapier@gentoo.org>

	* configure: Regenerate.

2021-02-04  Mike Frysinger  <vapier@gentoo.org>

	* sim-main.c: Include gdb/sim-riscv.h.
	(reg_fetch, reg_store): Define.
	(initialize_cpu): Assign reg_fetch & reg_store.

2021-02-04  Mike Frysinger  <vapier@gentoo.org>

	* Makefile.in, configure.ac, interp.c, machs.c, machs.h,
	model_list.def, sim-main.c, sim-main.h: New files.
	* aclocal.m4, config.in, configure: Regenerated.