aboutsummaryrefslogtreecommitdiff
path: root/opcodes/aarch64-dis-2.c
diff options
context:
space:
mode:
authorMatthew Malcomson <matthew.malcomson@arm.com>2019-05-09 10:29:26 +0100
committerMatthew Malcomson <matthew.malcomson@arm.com>2019-05-09 10:29:26 +0100
commitfd1dc4a0c1b87c1efa7e0398fd47fd1e87fa0fb4 (patch)
tree9f6e78bfe276c4fa1ebf89e523aab0df8217c7d1 /opcodes/aarch64-dis-2.c
parent31e36ab341498bb477a46a0475100ec5d471c4f2 (diff)
downloadfsf-binutils-gdb-fd1dc4a0c1b87c1efa7e0398fd47fd1e87fa0fb4.zip
fsf-binutils-gdb-fd1dc4a0c1b87c1efa7e0398fd47fd1e87fa0fb4.tar.gz
fsf-binutils-gdb-fd1dc4a0c1b87c1efa7e0398fd47fd1e87fa0fb4.tar.bz2
[binutils][aarch64] New sve_size_tsz_bhs iclass.
Add sve_size_tsz_bhs iclass needed for sqxtnb and similar instructions. This iclass encodes one of three variants by the most significant bit set in a 3-bit value where only one bit may be set. include/ChangeLog: 2019-05-09 Matthew Malcomson <matthew.malcomson@arm.com> * opcode/aarch64.h (enum aarch64_insn_class): Add sve_size_tsz_bhs iclass. opcodes/ChangeLog: 2019-05-09 Matthew Malcomson <matthew.malcomson@arm.com> * aarch64-asm.c (aarch64_encode_variant_using_iclass): Handle sve_size_tsz_bhs iclass encode. * aarch64-dis.c (aarch64_decode_variant_using_iclass): Handle sve_size_tsz_bhs iclass decode.
Diffstat (limited to 'opcodes/aarch64-dis-2.c')
0 files changed, 0 insertions, 0 deletions